准确表征板级互连的高性能系统

R. Lutz, A. Tripathi, V. K. Tripathi, T. Arabi
{"title":"准确表征板级互连的高性能系统","authors":"R. Lutz, A. Tripathi, V. K. Tripathi, T. Arabi","doi":"10.1109/EPEP.1997.634064","DOIUrl":null,"url":null,"abstract":"Calibration and de-embedding techniques for time domain measurements associated with high speed off chip digital interconnects are presented. The techniques are demonstrated by measurements of skew, signal degradation, and crosstalk associated with typical interconnects in multilayered boards.","PeriodicalId":220951,"journal":{"name":"Electrical Performance of Electronic Packaging","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-10-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Accurate characterization of board level interconnects for high performance systems\",\"authors\":\"R. Lutz, A. Tripathi, V. K. Tripathi, T. Arabi\",\"doi\":\"10.1109/EPEP.1997.634064\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Calibration and de-embedding techniques for time domain measurements associated with high speed off chip digital interconnects are presented. The techniques are demonstrated by measurements of skew, signal degradation, and crosstalk associated with typical interconnects in multilayered boards.\",\"PeriodicalId\":220951,\"journal\":{\"name\":\"Electrical Performance of Electronic Packaging\",\"volume\":\"6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-10-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Electrical Performance of Electronic Packaging\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPEP.1997.634064\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Electrical Performance of Electronic Packaging","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEP.1997.634064","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

提出了与高速片外数字互连相关的时域测量校准和去嵌入技术。通过测量与多层板中典型互连相关的歪斜、信号退化和串扰来证明这些技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Accurate characterization of board level interconnects for high performance systems
Calibration and de-embedding techniques for time domain measurements associated with high speed off chip digital interconnects are presented. The techniques are demonstrated by measurements of skew, signal degradation, and crosstalk associated with typical interconnects in multilayered boards.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信