大封装尺寸外露LQFP的模附分层分辨率

Khoo Ly Hoon, Lau Teck Beng, Au Yin Kheng
{"title":"大封装尺寸外露LQFP的模附分层分辨率","authors":"Khoo Ly Hoon, Lau Teck Beng, Au Yin Kheng","doi":"10.1109/EPTC.2013.6745780","DOIUrl":null,"url":null,"abstract":"Integrated circuit (IC) package delamination defect refers to interface adhesion failures between either die to die attach material, die attach material to die paddle interface, or mold compound material to die paddle interface delamination, all of which are equally critical, in particular, for exposed pad Low Profile Quad Flat Packages (LQFPs) for large package sizes. Most of the devices with minor delamination are not easily detectable during device testing, but may potentially cause functional failure in certain applications in the field, especially after external mechanical stresses have been applied. There is no option of reworking these devices, and the IC manufacturer may suffer heavy cost impacts if the suspected defective units have to be recalled as customer return. Thus, the semiconductor industry is aggressively striving to improve the delamination performance in IC packaging. However, to date, this task is complicated and difficult as the defective failure is highly dependent on the compatibility of the material characteristic that may influence the entire IC package system under certain stress level, both mechanical and thermal stresses. In the first part of this paper, a detailed process mapping is established to determine the possible delamination root causes by performing a fish bone diagram mapping on the cause and effect. The different suspected causes include, among others, contribution from contamination factors on the die back and lead frame surfaces. In addition, a preliminary check on the existing cure profile and recommended profile from die attach material supplier was studied to enhance the adhesion between die back to die attach material interfaces. A process characterization is done to optimize the die attach cure profile recipe to enable zero voids formation, and at the same time, achieve good die pull strength value. In the second portion of this paper, a detailed die stress modeling was performed to examine various suspected high stress point in the IC package for better understanding in terms of overall package mechanical behavior. The critical factors such as the die edge to flag edge clearance, different bond line thickness (BLT), different die thickness and different fillet height phenomenon were analyzed. Finally, a detailed design of experiment (DOE) was generated based on the combination of the significant factors from the die stress modeling and also, from the material characteristic result analysis. The robustness of the package interface was then tested based on the reliability performance up to the required number of temperature cycling tests. The proper selection of leadframe die paddle size, epoxy material and epoxy cure profile was found to be able to successfully passed temperature cycling at -50°C to 150°C up to 2000 cycles.","PeriodicalId":210691,"journal":{"name":"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Die attach delamination resolution for exposed pad LQFP with large package size\",\"authors\":\"Khoo Ly Hoon, Lau Teck Beng, Au Yin Kheng\",\"doi\":\"10.1109/EPTC.2013.6745780\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Integrated circuit (IC) package delamination defect refers to interface adhesion failures between either die to die attach material, die attach material to die paddle interface, or mold compound material to die paddle interface delamination, all of which are equally critical, in particular, for exposed pad Low Profile Quad Flat Packages (LQFPs) for large package sizes. Most of the devices with minor delamination are not easily detectable during device testing, but may potentially cause functional failure in certain applications in the field, especially after external mechanical stresses have been applied. There is no option of reworking these devices, and the IC manufacturer may suffer heavy cost impacts if the suspected defective units have to be recalled as customer return. Thus, the semiconductor industry is aggressively striving to improve the delamination performance in IC packaging. However, to date, this task is complicated and difficult as the defective failure is highly dependent on the compatibility of the material characteristic that may influence the entire IC package system under certain stress level, both mechanical and thermal stresses. In the first part of this paper, a detailed process mapping is established to determine the possible delamination root causes by performing a fish bone diagram mapping on the cause and effect. The different suspected causes include, among others, contribution from contamination factors on the die back and lead frame surfaces. In addition, a preliminary check on the existing cure profile and recommended profile from die attach material supplier was studied to enhance the adhesion between die back to die attach material interfaces. A process characterization is done to optimize the die attach cure profile recipe to enable zero voids formation, and at the same time, achieve good die pull strength value. In the second portion of this paper, a detailed die stress modeling was performed to examine various suspected high stress point in the IC package for better understanding in terms of overall package mechanical behavior. The critical factors such as the die edge to flag edge clearance, different bond line thickness (BLT), different die thickness and different fillet height phenomenon were analyzed. Finally, a detailed design of experiment (DOE) was generated based on the combination of the significant factors from the die stress modeling and also, from the material characteristic result analysis. The robustness of the package interface was then tested based on the reliability performance up to the required number of temperature cycling tests. The proper selection of leadframe die paddle size, epoxy material and epoxy cure profile was found to be able to successfully passed temperature cycling at -50°C to 150°C up to 2000 cycles.\",\"PeriodicalId\":210691,\"journal\":{\"name\":\"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)\",\"volume\":\"10 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPTC.2013.6745780\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2013.6745780","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

集成电路(IC)封装分层缺陷是指模具与封装材料、封装材料与封装片界面或模具复合材料与封装片界面之间的界面粘合失效,所有这些都同样重要,特别是对于大封装尺寸的暴露焊片Low Profile Quad Flat封装(LQFPs)。大多数具有轻微分层的设备在设备测试期间不容易检测到,但在某些现场应用中可能会导致功能故障,特别是在施加外部机械应力之后。没有重新加工这些设备的选择,如果怀疑有缺陷的单元必须召回客户返回,IC制造商可能会遭受沉重的成本影响。因此,半导体行业正在积极努力提高IC封装的分层性能。然而,到目前为止,这项任务是复杂和困难的,因为缺陷失效高度依赖于材料特性的兼容性,而材料特性可能在一定的应力水平下影响整个IC封装系统,包括机械应力和热应力。在本文的第一部分,建立了详细的过程图,通过对因果关系进行鱼骨图映射,确定可能的分层根本原因。不同的可疑原因包括,除其他外,来自模背和引线框架表面的污染因素的贡献。此外,还对现有的固化型材和模具贴附材料供应商推荐的型材进行了初步校核,以提高模背与模具贴附材料界面之间的附着力。通过工艺表征,优化了模具附着固化型配方,实现了零空洞的形成,同时获得了良好的模具拉拔强度值。在本文的第二部分,进行了详细的模具应力建模,以检查IC封装中的各种疑似高应力点,以便更好地理解整体封装机械行为。分析了模具边缘与旗边间隙、不同粘接线厚度、不同模具厚度和不同圆角高度等关键因素。最后,结合模具应力建模的影响因素和材料特性结果分析,进行了详细的实验设计。然后根据可靠性性能测试封装接口的稳健性,直至所需的温度循环测试次数。正确选择引线框模桨尺寸、环氧树脂材料和环氧树脂固化型材,可以成功通过-50°C至150°C的温度循环,循环次数可达2000次。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Die attach delamination resolution for exposed pad LQFP with large package size
Integrated circuit (IC) package delamination defect refers to interface adhesion failures between either die to die attach material, die attach material to die paddle interface, or mold compound material to die paddle interface delamination, all of which are equally critical, in particular, for exposed pad Low Profile Quad Flat Packages (LQFPs) for large package sizes. Most of the devices with minor delamination are not easily detectable during device testing, but may potentially cause functional failure in certain applications in the field, especially after external mechanical stresses have been applied. There is no option of reworking these devices, and the IC manufacturer may suffer heavy cost impacts if the suspected defective units have to be recalled as customer return. Thus, the semiconductor industry is aggressively striving to improve the delamination performance in IC packaging. However, to date, this task is complicated and difficult as the defective failure is highly dependent on the compatibility of the material characteristic that may influence the entire IC package system under certain stress level, both mechanical and thermal stresses. In the first part of this paper, a detailed process mapping is established to determine the possible delamination root causes by performing a fish bone diagram mapping on the cause and effect. The different suspected causes include, among others, contribution from contamination factors on the die back and lead frame surfaces. In addition, a preliminary check on the existing cure profile and recommended profile from die attach material supplier was studied to enhance the adhesion between die back to die attach material interfaces. A process characterization is done to optimize the die attach cure profile recipe to enable zero voids formation, and at the same time, achieve good die pull strength value. In the second portion of this paper, a detailed die stress modeling was performed to examine various suspected high stress point in the IC package for better understanding in terms of overall package mechanical behavior. The critical factors such as the die edge to flag edge clearance, different bond line thickness (BLT), different die thickness and different fillet height phenomenon were analyzed. Finally, a detailed design of experiment (DOE) was generated based on the combination of the significant factors from the die stress modeling and also, from the material characteristic result analysis. The robustness of the package interface was then tested based on the reliability performance up to the required number of temperature cycling tests. The proper selection of leadframe die paddle size, epoxy material and epoxy cure profile was found to be able to successfully passed temperature cycling at -50°C to 150°C up to 2000 cycles.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信