一种具有可变流水线控制的新型低功耗处理器

T. Shimada, T. Madokoro, H. Oshima, R. Kobayashi
{"title":"一种具有可变流水线控制的新型低功耗处理器","authors":"T. Shimada, T. Madokoro, H. Oshima, R. Kobayashi","doi":"10.1109/VDAT.2008.4542463","DOIUrl":null,"url":null,"abstract":"One of the most attractive issues for microprocessors is low power design. So far there are many techniques has been used, but most of them are applied at the device level or at the circuit level. In this paper, we propose a novel technique applied at the architecture level. It reduces power consumption by controlling pipeline length. To attain arbitrary performance, we use proportional-integral control to adjust pipeline length and the control mechanism is implemented on-chip. The experimental results show that the mechanism can reduce power consumption by up to 14.1% and energy consumption by up to 23.0% compared with Dynamic Voltage and Frequency Scaling.","PeriodicalId":156790,"journal":{"name":"2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT)","volume":"144 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-04-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A novel low-power processor with variable pipeline control\",\"authors\":\"T. Shimada, T. Madokoro, H. Oshima, R. Kobayashi\",\"doi\":\"10.1109/VDAT.2008.4542463\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"One of the most attractive issues for microprocessors is low power design. So far there are many techniques has been used, but most of them are applied at the device level or at the circuit level. In this paper, we propose a novel technique applied at the architecture level. It reduces power consumption by controlling pipeline length. To attain arbitrary performance, we use proportional-integral control to adjust pipeline length and the control mechanism is implemented on-chip. The experimental results show that the mechanism can reduce power consumption by up to 14.1% and energy consumption by up to 23.0% compared with Dynamic Voltage and Frequency Scaling.\",\"PeriodicalId\":156790,\"journal\":{\"name\":\"2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT)\",\"volume\":\"144 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-04-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VDAT.2008.4542463\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VDAT.2008.4542463","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

微处理器最吸引人的问题之一是低功耗设计。到目前为止,已经使用了许多技术,但大多数技术都应用于器件级或电路级。在本文中,我们提出了一种应用于体系结构级别的新技术。它通过控制管道长度来降低功耗。为了达到任意性能,我们使用比例积分控制来调整管道长度,并在片上实现控制机制。实验结果表明,与动态电压和频率缩放相比,该机制可降低高达14.1%的功耗和高达23.0%的能耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A novel low-power processor with variable pipeline control
One of the most attractive issues for microprocessors is low power design. So far there are many techniques has been used, but most of them are applied at the device level or at the circuit level. In this paper, we propose a novel technique applied at the architecture level. It reduces power consumption by controlling pipeline length. To attain arbitrary performance, we use proportional-integral control to adjust pipeline length and the control mechanism is implemented on-chip. The experimental results show that the mechanism can reduce power consumption by up to 14.1% and energy consumption by up to 23.0% compared with Dynamic Voltage and Frequency Scaling.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信