Si/Cu直接磨削抛光TSV背面显露工艺研究

K. Xue, Daquan Yu, Yuesheng Li, Feng Jiang, Haiyan Liu, Qibing Wang, Fengwei Dai
{"title":"Si/Cu直接磨削抛光TSV背面显露工艺研究","authors":"K. Xue, Daquan Yu, Yuesheng Li, Feng Jiang, Haiyan Liu, Qibing Wang, Fengwei Dai","doi":"10.1109/EPTC.2013.6745826","DOIUrl":null,"url":null,"abstract":"Despite the fact that manufacturing processes of through silicon via (TSV) have achieved great progresses, the backside via reveal process is still challenging and costly. The simplest TSV reveal method is using backside grinding (BG) and chemical mechanical polishing (CMP), by which the vias are revealed by CMP directly after wafer thinning with BG. However this method is not well accepted due to the Cu contamination concern. From the application point of view, if the Cu contamination is restrained in pretty low level with process optimization, it may be still possible to be applied to achieve the simple and economical process, especially for 2.5D interposer manufacturing which is more tolerant with Cu contamination. In this work, very low contamination level-copper atoms (lower than 0.000001%) were got in backside wafer surface after CMP of TSV vias, which is good enough for interposer or even 3DIC application.","PeriodicalId":210691,"journal":{"name":"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)","volume":"468 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"The study of backside TSV reveal process by direct Si/Cu grinding and polishing\",\"authors\":\"K. Xue, Daquan Yu, Yuesheng Li, Feng Jiang, Haiyan Liu, Qibing Wang, Fengwei Dai\",\"doi\":\"10.1109/EPTC.2013.6745826\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Despite the fact that manufacturing processes of through silicon via (TSV) have achieved great progresses, the backside via reveal process is still challenging and costly. The simplest TSV reveal method is using backside grinding (BG) and chemical mechanical polishing (CMP), by which the vias are revealed by CMP directly after wafer thinning with BG. However this method is not well accepted due to the Cu contamination concern. From the application point of view, if the Cu contamination is restrained in pretty low level with process optimization, it may be still possible to be applied to achieve the simple and economical process, especially for 2.5D interposer manufacturing which is more tolerant with Cu contamination. In this work, very low contamination level-copper atoms (lower than 0.000001%) were got in backside wafer surface after CMP of TSV vias, which is good enough for interposer or even 3DIC application.\",\"PeriodicalId\":210691,\"journal\":{\"name\":\"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)\",\"volume\":\"468 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPTC.2013.6745826\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2013.6745826","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

尽管通过硅通孔(TSV)的制造工艺已经取得了很大的进步,但背面通孔显露工艺仍然具有挑战性和成本。最简单的TSV显示方法是使用背面研磨(BG)和化学机械抛光(CMP),通过化学机械抛光(CMP)将晶圆与BG稀释后直接通过CMP显示。然而,由于铜污染问题,这种方法不被广泛接受。从应用的角度来看,如果通过工艺优化将铜污染控制在很低的水平,仍然有可能实现简单经济的工艺,特别是对于对铜污染更宽容的2.5D中间层制造。在本研究中,TSV过孔的CMP后,在晶圆背面获得了极低的铜原子污染水平(低于0.000001%),足以用于中间体甚至3DIC应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
The study of backside TSV reveal process by direct Si/Cu grinding and polishing
Despite the fact that manufacturing processes of through silicon via (TSV) have achieved great progresses, the backside via reveal process is still challenging and costly. The simplest TSV reveal method is using backside grinding (BG) and chemical mechanical polishing (CMP), by which the vias are revealed by CMP directly after wafer thinning with BG. However this method is not well accepted due to the Cu contamination concern. From the application point of view, if the Cu contamination is restrained in pretty low level with process optimization, it may be still possible to be applied to achieve the simple and economical process, especially for 2.5D interposer manufacturing which is more tolerant with Cu contamination. In this work, very low contamination level-copper atoms (lower than 0.000001%) were got in backside wafer surface after CMP of TSV vias, which is good enough for interposer or even 3DIC application.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信