S. Panahandeh, D. May, C. Grosse-Kockert, B. Wunderle, M. A. Ras
{"title":"用激光锁定热成像技术分析功率模块烧结层的失效","authors":"S. Panahandeh, D. May, C. Grosse-Kockert, B. Wunderle, M. A. Ras","doi":"10.1109/EuroSimE56861.2023.10100762","DOIUrl":null,"url":null,"abstract":"This research focuses on the application of lock-in thermography (LIT) for inspecting sintered chip interconnections, which are commonly used in electronic components. By utilizing laser LIT technology, this study showcases the ability of LIT to detect delamination in the sintered layer between copper pad and SiC chip, without the need for spray coating. The proposed LIT system offers an efficient solution for failure analysis (FA) of industrial electronic components that have thin layers, low emissivity surfaces, and high thermal conductivity, which often produce thermal failure contrast even below the noise level of infrared (IR) camera systems. The findings of this study highlight the potential of LIT technology for industrial inspections of electronic components and offer an alternative to existing inspection methods.","PeriodicalId":425592,"journal":{"name":"2023 24th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)","volume":"120 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-04-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Failure Analysis of Sintered Layers in Power Modules Using Laser Lock-in Thermography\",\"authors\":\"S. Panahandeh, D. May, C. Grosse-Kockert, B. Wunderle, M. A. Ras\",\"doi\":\"10.1109/EuroSimE56861.2023.10100762\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This research focuses on the application of lock-in thermography (LIT) for inspecting sintered chip interconnections, which are commonly used in electronic components. By utilizing laser LIT technology, this study showcases the ability of LIT to detect delamination in the sintered layer between copper pad and SiC chip, without the need for spray coating. The proposed LIT system offers an efficient solution for failure analysis (FA) of industrial electronic components that have thin layers, low emissivity surfaces, and high thermal conductivity, which often produce thermal failure contrast even below the noise level of infrared (IR) camera systems. The findings of this study highlight the potential of LIT technology for industrial inspections of electronic components and offer an alternative to existing inspection methods.\",\"PeriodicalId\":425592,\"journal\":{\"name\":\"2023 24th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)\",\"volume\":\"120 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-04-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 24th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EuroSimE56861.2023.10100762\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 24th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EuroSimE56861.2023.10100762","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Failure Analysis of Sintered Layers in Power Modules Using Laser Lock-in Thermography
This research focuses on the application of lock-in thermography (LIT) for inspecting sintered chip interconnections, which are commonly used in electronic components. By utilizing laser LIT technology, this study showcases the ability of LIT to detect delamination in the sintered layer between copper pad and SiC chip, without the need for spray coating. The proposed LIT system offers an efficient solution for failure analysis (FA) of industrial electronic components that have thin layers, low emissivity surfaces, and high thermal conductivity, which often produce thermal failure contrast even below the noise level of infrared (IR) camera systems. The findings of this study highlight the potential of LIT technology for industrial inspections of electronic components and offer an alternative to existing inspection methods.