Joon-Ho Choi, Kyung-Hwa Kim, Jung-Bae Lee, Taek-Soo Kim, J. Kong, Sang-Hoon Lee
{"title":"高速存储器模块同时开关噪声分析,包括测试环境和系统级模型","authors":"Joon-Ho Choi, Kyung-Hwa Kim, Jung-Bae Lee, Taek-Soo Kim, J. Kong, Sang-Hoon Lee","doi":"10.1109/EPEP.1997.634050","DOIUrl":null,"url":null,"abstract":"As memory module products become more byte-wide and operate at higher speeds, more of the simultaneous switching noise (SSN) is observed. This paper presents SSN analysis results of high speed memory modules considering the power/ground planes and various interconnects of a test environment and computer system. Using the proposed model, highly accurate simulation results are obtained. Furthermore, we analyze the effect of SSN on the clock jitter and RAS Vil margin. The same model is also used to observe the effect of the decoupling capacitors on SSN. Based on our analysis, memory modules can be redesigned to increase the reliability.","PeriodicalId":220951,"journal":{"name":"Electrical Performance of Electronic Packaging","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-10-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"A simultaneous switching noise analysis of a high speed memory module including the test environments and system-level models\",\"authors\":\"Joon-Ho Choi, Kyung-Hwa Kim, Jung-Bae Lee, Taek-Soo Kim, J. Kong, Sang-Hoon Lee\",\"doi\":\"10.1109/EPEP.1997.634050\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As memory module products become more byte-wide and operate at higher speeds, more of the simultaneous switching noise (SSN) is observed. This paper presents SSN analysis results of high speed memory modules considering the power/ground planes and various interconnects of a test environment and computer system. Using the proposed model, highly accurate simulation results are obtained. Furthermore, we analyze the effect of SSN on the clock jitter and RAS Vil margin. The same model is also used to observe the effect of the decoupling capacitors on SSN. Based on our analysis, memory modules can be redesigned to increase the reliability.\",\"PeriodicalId\":220951,\"journal\":{\"name\":\"Electrical Performance of Electronic Packaging\",\"volume\":\"3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-10-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Electrical Performance of Electronic Packaging\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPEP.1997.634050\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Electrical Performance of Electronic Packaging","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEP.1997.634050","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A simultaneous switching noise analysis of a high speed memory module including the test environments and system-level models
As memory module products become more byte-wide and operate at higher speeds, more of the simultaneous switching noise (SSN) is observed. This paper presents SSN analysis results of high speed memory modules considering the power/ground planes and various interconnects of a test environment and computer system. Using the proposed model, highly accurate simulation results are obtained. Furthermore, we analyze the effect of SSN on the clock jitter and RAS Vil margin. The same model is also used to observe the effect of the decoupling capacitors on SSN. Based on our analysis, memory modules can be redesigned to increase the reliability.