硅基互补III-V异质结横向NW隧道场效应管技术

D. Cutaia, K. Moselund, H. Schmid, M. Borg, A. Olziersky, H. Riel
{"title":"硅基互补III-V异质结横向NW隧道场效应管技术","authors":"D. Cutaia, K. Moselund, H. Schmid, M. Borg, A. Olziersky, H. Riel","doi":"10.1109/VLSIT.2016.7573444","DOIUrl":null,"url":null,"abstract":"We demonstrate for the first time a technology which allows the monolithic integration of both p-type (InAs-Si) and n-type (InAs-GaSb) heterojunction Tunnel FETs (TFET) laterally on a Si substrate. The lateral heterojunction nanowire (NW) structures are implemented using top-down CMOS-compatible processes combined with Template-Assisted Selective Epitaxy (TASE) [1] of the III-V materials. Sub-40nm InAs-Si p-TFETs and InAs-GaSb n-TFETs have been fabricated and represent to the best of our knowledge the first lateral III-V heterostructure NW TFETs. The InAs-Si p-TFETs show excellent performance with average subthreshold swing, SSave, of ~70mV/dec. combined with an on-current, Ion, of 4μA/μm at VDS = VGS = -0.5V. The InAs-GaSb n-TFETs have about an order of magnitude higher Ion, but SS is deteriorated due to high interface traps density (Dit).","PeriodicalId":129300,"journal":{"name":"2016 IEEE Symposium on VLSI Technology","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-06-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"43","resultStr":"{\"title\":\"Complementary III–V heterojunction lateral NW Tunnel FET technology on Si\",\"authors\":\"D. Cutaia, K. Moselund, H. Schmid, M. Borg, A. Olziersky, H. Riel\",\"doi\":\"10.1109/VLSIT.2016.7573444\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We demonstrate for the first time a technology which allows the monolithic integration of both p-type (InAs-Si) and n-type (InAs-GaSb) heterojunction Tunnel FETs (TFET) laterally on a Si substrate. The lateral heterojunction nanowire (NW) structures are implemented using top-down CMOS-compatible processes combined with Template-Assisted Selective Epitaxy (TASE) [1] of the III-V materials. Sub-40nm InAs-Si p-TFETs and InAs-GaSb n-TFETs have been fabricated and represent to the best of our knowledge the first lateral III-V heterostructure NW TFETs. The InAs-Si p-TFETs show excellent performance with average subthreshold swing, SSave, of ~70mV/dec. combined with an on-current, Ion, of 4μA/μm at VDS = VGS = -0.5V. The InAs-GaSb n-TFETs have about an order of magnitude higher Ion, but SS is deteriorated due to high interface traps density (Dit).\",\"PeriodicalId\":129300,\"journal\":{\"name\":\"2016 IEEE Symposium on VLSI Technology\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-06-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"43\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE Symposium on VLSI Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIT.2016.7573444\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Symposium on VLSI Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2016.7573444","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 43

摘要

我们首次展示了一种技术,该技术允许在Si衬底上横向集成p型(InAs-Si)和n型(InAs-GaSb)异质结隧道场效应管(TFET)。横向异质结纳米线(NW)结构是通过自上而下的cmos兼容工艺结合III-V材料的模板辅助选择性外延(TASE)[1]实现的。据我们所知,已经制造出了40nm以下的InAs-Si p- tfet和InAs-GaSb n- tfet,并代表了第一个横向III-V异质结构NW tfet。InAs-Si p- tfet表现出优异的性能,平均亚阈值摆幅SSave为~70mV/dec。在VDS = VGS = -0.5V时,结合4μA/μm电流Ion。InAs-GaSb n- tfet的离子强度约高一个数量级,但由于高界面陷阱密度(Dit), SS恶化。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Complementary III–V heterojunction lateral NW Tunnel FET technology on Si
We demonstrate for the first time a technology which allows the monolithic integration of both p-type (InAs-Si) and n-type (InAs-GaSb) heterojunction Tunnel FETs (TFET) laterally on a Si substrate. The lateral heterojunction nanowire (NW) structures are implemented using top-down CMOS-compatible processes combined with Template-Assisted Selective Epitaxy (TASE) [1] of the III-V materials. Sub-40nm InAs-Si p-TFETs and InAs-GaSb n-TFETs have been fabricated and represent to the best of our knowledge the first lateral III-V heterostructure NW TFETs. The InAs-Si p-TFETs show excellent performance with average subthreshold swing, SSave, of ~70mV/dec. combined with an on-current, Ion, of 4μA/μm at VDS = VGS = -0.5V. The InAs-GaSb n-TFETs have about an order of magnitude higher Ion, but SS is deteriorated due to high interface traps density (Dit).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信