{"title":"直接隧穿状态下b模应力诱发泄漏电流限制栅氧化物寿命的概念","authors":"K. Okada, H. Kubo, A. Ishinaga, K. Yoneda","doi":"10.1109/VLSIT.1999.799338","DOIUrl":null,"url":null,"abstract":"To realize further advances in MOS ULSIs, thin gate oxides in the direct tunneling regime (<3 nm) are strongly required. In this regime, the most important issue is the soft breakdown (SBD) (Depas et al., 1996) which induces the \"B-mode\" stress induced leakage current (SILC) (Okada et al., 1994 and 1998; Okada and Kawasaki, 1995; Okada, 1997). Although Weir et al. (1997) reported that the SBD induces no significant degradation to a device, Wu et al. (1998) have recently reported that the oxide breakdown immediately leads to device failure for submicron short-channel-length devices, regardless of the SBD or the hard breakdown (HBD). These reports raise controversy on how to define the oxide lifetime in this regime. Needless to say, this problem also influences on the scaling limit of silicon dioxides as the gate dielectrics. This must be discussed from the perspective of the following two aspects: (i) oxide lifetime (reliability) (Stathis and DiMaria, 1998) and (ii) chip-level off-leakage current (standby power) due to the direct tunneling current (Lo et al., 1997; Timp et al, 1998). In this paper, we studied the degradation behaviour of 2.4 nm-thick thermal oxides before and after SBD. It was revealed that the limiting factor of the oxide lifetime is no longer the SBD nor HBD but the B-mode SILC in plural transistors induced by plural SBD.","PeriodicalId":171010,"journal":{"name":"1999 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.99CH36325)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-06-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"21","resultStr":"{\"title\":\"A concept of gate oxide lifetime limited by \\\"B-mode\\\" stress induced leakage currents in direct tunneling regime\",\"authors\":\"K. Okada, H. Kubo, A. Ishinaga, K. Yoneda\",\"doi\":\"10.1109/VLSIT.1999.799338\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"To realize further advances in MOS ULSIs, thin gate oxides in the direct tunneling regime (<3 nm) are strongly required. In this regime, the most important issue is the soft breakdown (SBD) (Depas et al., 1996) which induces the \\\"B-mode\\\" stress induced leakage current (SILC) (Okada et al., 1994 and 1998; Okada and Kawasaki, 1995; Okada, 1997). Although Weir et al. (1997) reported that the SBD induces no significant degradation to a device, Wu et al. (1998) have recently reported that the oxide breakdown immediately leads to device failure for submicron short-channel-length devices, regardless of the SBD or the hard breakdown (HBD). These reports raise controversy on how to define the oxide lifetime in this regime. Needless to say, this problem also influences on the scaling limit of silicon dioxides as the gate dielectrics. This must be discussed from the perspective of the following two aspects: (i) oxide lifetime (reliability) (Stathis and DiMaria, 1998) and (ii) chip-level off-leakage current (standby power) due to the direct tunneling current (Lo et al., 1997; Timp et al, 1998). In this paper, we studied the degradation behaviour of 2.4 nm-thick thermal oxides before and after SBD. It was revealed that the limiting factor of the oxide lifetime is no longer the SBD nor HBD but the B-mode SILC in plural transistors induced by plural SBD.\",\"PeriodicalId\":171010,\"journal\":{\"name\":\"1999 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.99CH36325)\",\"volume\":\"5 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-06-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"21\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1999 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.99CH36325)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIT.1999.799338\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1999 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.99CH36325)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.1999.799338","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 21
摘要
为了实现MOS ulsi的进一步发展,迫切需要直接隧穿区(< 3nm)的薄栅氧化物。在这种情况下,最重要的问题是软击穿(SBD) (Depas et al., 1996),它会诱发“b模式”应力诱发泄漏电流(SILC) (Okada et al., 1994和1998;冈田和川崎,1995;冈田克也,1997)。尽管Weir等人(1997)报道SBD不会导致器件显著退化,但Wu等人(1998)最近报道,对于亚微米短通道长度器件,无论是SBD还是硬击穿(HBD),氧化物击穿都会立即导致器件失效。这些报道引起了如何定义这种状态下氧化物寿命的争议。不用说,这个问题也影响到二氧化硅作为栅极介质的结垢极限。这必须从以下两个方面来讨论:(i)氧化物寿命(可靠性)(Stathis and DiMaria, 1998)和(ii)由于直接隧穿电流而产生的芯片级断漏电流(待机功率)(Lo et al., 1997;Timp et al, 1998)。本文研究了2.4 nm厚热氧化物在SBD前后的降解行为。结果表明,限制氧化物寿命的因素不再是SBD或HBD,而是由复数SBD诱导的复数晶体管中的b模SILC。
A concept of gate oxide lifetime limited by "B-mode" stress induced leakage currents in direct tunneling regime
To realize further advances in MOS ULSIs, thin gate oxides in the direct tunneling regime (<3 nm) are strongly required. In this regime, the most important issue is the soft breakdown (SBD) (Depas et al., 1996) which induces the "B-mode" stress induced leakage current (SILC) (Okada et al., 1994 and 1998; Okada and Kawasaki, 1995; Okada, 1997). Although Weir et al. (1997) reported that the SBD induces no significant degradation to a device, Wu et al. (1998) have recently reported that the oxide breakdown immediately leads to device failure for submicron short-channel-length devices, regardless of the SBD or the hard breakdown (HBD). These reports raise controversy on how to define the oxide lifetime in this regime. Needless to say, this problem also influences on the scaling limit of silicon dioxides as the gate dielectrics. This must be discussed from the perspective of the following two aspects: (i) oxide lifetime (reliability) (Stathis and DiMaria, 1998) and (ii) chip-level off-leakage current (standby power) due to the direct tunneling current (Lo et al., 1997; Timp et al, 1998). In this paper, we studied the degradation behaviour of 2.4 nm-thick thermal oxides before and after SBD. It was revealed that the limiting factor of the oxide lifetime is no longer the SBD nor HBD but the B-mode SILC in plural transistors induced by plural SBD.