3-D封装的晶圆通孔技术

Guoqiang Feng, Xiao Peng, Jian Cai, Shuidi Wang
{"title":"3-D封装的晶圆通孔技术","authors":"Guoqiang Feng, Xiao Peng, Jian Cai, Shuidi Wang","doi":"10.1109/ICEPT.2005.1564661","DOIUrl":null,"url":null,"abstract":"Through wafer via fabrication has been one of the key technologies for 3-D packaging and microsystem packaging. Four different through wafer via fabrication technologies and applications are reviewed, such as laser drilling, deep reactive ion etching (DRIE), photo assisted electro chemical etching (PAECE) and KOH etching. Especially, KOH etching is widely used in bulk micromachining of microelectromechanical system (MEMS) fabrication and featured with anisotropic etching of silicon. Through wafer via technology based on double-sided KOH etching is presented, which needs double-sided alignment exposure. A SiO/sub 2/ layer is deposited by PECVD for insulation layer and then TiW/Cu sputtering and Cu electroplating are used to deposit conductive layers. In order to reroute the metal layer of silicon wafer with vias, photosensitive dry film and liquid photoresist exposure are tested.","PeriodicalId":234537,"journal":{"name":"2005 6th International Conference on Electronic Packaging Technology","volume":"240 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-08-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Through wafer via technology for 3-D packaging\",\"authors\":\"Guoqiang Feng, Xiao Peng, Jian Cai, Shuidi Wang\",\"doi\":\"10.1109/ICEPT.2005.1564661\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Through wafer via fabrication has been one of the key technologies for 3-D packaging and microsystem packaging. Four different through wafer via fabrication technologies and applications are reviewed, such as laser drilling, deep reactive ion etching (DRIE), photo assisted electro chemical etching (PAECE) and KOH etching. Especially, KOH etching is widely used in bulk micromachining of microelectromechanical system (MEMS) fabrication and featured with anisotropic etching of silicon. Through wafer via technology based on double-sided KOH etching is presented, which needs double-sided alignment exposure. A SiO/sub 2/ layer is deposited by PECVD for insulation layer and then TiW/Cu sputtering and Cu electroplating are used to deposit conductive layers. In order to reroute the metal layer of silicon wafer with vias, photosensitive dry film and liquid photoresist exposure are tested.\",\"PeriodicalId\":234537,\"journal\":{\"name\":\"2005 6th International Conference on Electronic Packaging Technology\",\"volume\":\"240 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-08-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2005 6th International Conference on Electronic Packaging Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEPT.2005.1564661\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 6th International Conference on Electronic Packaging Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEPT.2005.1564661","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

晶圆通孔封装技术是三维封装和微系统封装的关键技术之一。综述了激光钻孔、深度反应离子刻蚀(DRIE)、光辅助电化学刻蚀(PAECE)和KOH刻蚀等四种不同的晶圆通孔制造技术及其应用。特别是KOH蚀刻技术广泛应用于微机电系统(MEMS)制造的体微加工中,具有硅的各向异性蚀刻的特点。提出了基于双面KOH刻蚀的晶圆通孔技术,该技术需要双面对准曝光。采用PECVD沉积SiO/ sub2 /层作为绝缘层,然后采用TiW/Cu溅射和Cu电镀沉积导电层。为了改变硅晶片金属层的通孔路径,测试了光敏干膜和液体光刻胶的曝光。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Through wafer via technology for 3-D packaging
Through wafer via fabrication has been one of the key technologies for 3-D packaging and microsystem packaging. Four different through wafer via fabrication technologies and applications are reviewed, such as laser drilling, deep reactive ion etching (DRIE), photo assisted electro chemical etching (PAECE) and KOH etching. Especially, KOH etching is widely used in bulk micromachining of microelectromechanical system (MEMS) fabrication and featured with anisotropic etching of silicon. Through wafer via technology based on double-sided KOH etching is presented, which needs double-sided alignment exposure. A SiO/sub 2/ layer is deposited by PECVD for insulation layer and then TiW/Cu sputtering and Cu electroplating are used to deposit conductive layers. In order to reroute the metal layer of silicon wafer with vias, photosensitive dry film and liquid photoresist exposure are tested.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信