{"title":"3-D封装的晶圆通孔技术","authors":"Guoqiang Feng, Xiao Peng, Jian Cai, Shuidi Wang","doi":"10.1109/ICEPT.2005.1564661","DOIUrl":null,"url":null,"abstract":"Through wafer via fabrication has been one of the key technologies for 3-D packaging and microsystem packaging. Four different through wafer via fabrication technologies and applications are reviewed, such as laser drilling, deep reactive ion etching (DRIE), photo assisted electro chemical etching (PAECE) and KOH etching. Especially, KOH etching is widely used in bulk micromachining of microelectromechanical system (MEMS) fabrication and featured with anisotropic etching of silicon. Through wafer via technology based on double-sided KOH etching is presented, which needs double-sided alignment exposure. A SiO/sub 2/ layer is deposited by PECVD for insulation layer and then TiW/Cu sputtering and Cu electroplating are used to deposit conductive layers. In order to reroute the metal layer of silicon wafer with vias, photosensitive dry film and liquid photoresist exposure are tested.","PeriodicalId":234537,"journal":{"name":"2005 6th International Conference on Electronic Packaging Technology","volume":"240 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-08-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Through wafer via technology for 3-D packaging\",\"authors\":\"Guoqiang Feng, Xiao Peng, Jian Cai, Shuidi Wang\",\"doi\":\"10.1109/ICEPT.2005.1564661\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Through wafer via fabrication has been one of the key technologies for 3-D packaging and microsystem packaging. Four different through wafer via fabrication technologies and applications are reviewed, such as laser drilling, deep reactive ion etching (DRIE), photo assisted electro chemical etching (PAECE) and KOH etching. Especially, KOH etching is widely used in bulk micromachining of microelectromechanical system (MEMS) fabrication and featured with anisotropic etching of silicon. Through wafer via technology based on double-sided KOH etching is presented, which needs double-sided alignment exposure. A SiO/sub 2/ layer is deposited by PECVD for insulation layer and then TiW/Cu sputtering and Cu electroplating are used to deposit conductive layers. In order to reroute the metal layer of silicon wafer with vias, photosensitive dry film and liquid photoresist exposure are tested.\",\"PeriodicalId\":234537,\"journal\":{\"name\":\"2005 6th International Conference on Electronic Packaging Technology\",\"volume\":\"240 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-08-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2005 6th International Conference on Electronic Packaging Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEPT.2005.1564661\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 6th International Conference on Electronic Packaging Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEPT.2005.1564661","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Through wafer via fabrication has been one of the key technologies for 3-D packaging and microsystem packaging. Four different through wafer via fabrication technologies and applications are reviewed, such as laser drilling, deep reactive ion etching (DRIE), photo assisted electro chemical etching (PAECE) and KOH etching. Especially, KOH etching is widely used in bulk micromachining of microelectromechanical system (MEMS) fabrication and featured with anisotropic etching of silicon. Through wafer via technology based on double-sided KOH etching is presented, which needs double-sided alignment exposure. A SiO/sub 2/ layer is deposited by PECVD for insulation layer and then TiW/Cu sputtering and Cu electroplating are used to deposit conductive layers. In order to reroute the metal layer of silicon wafer with vias, photosensitive dry film and liquid photoresist exposure are tested.