{"title":"基于0.13um CMOS的1.6-880MHz可合成ADPLL","authors":"Hsiang-Hui Chang, Shang-Ming Lee, Chao-Wen Chou, Yu-Tung Chang, Yi-Li Cheng","doi":"10.1109/VDAT.2008.4542400","DOIUrl":null,"url":null,"abstract":"A synthesizable all digital phase-locked loop (ADPLL) with an improved DCO and a frequency-bouncing-reduced algorithm is presented. The ADPLL covers 1.6-880 MHz frequency range while maintaining high frequency resolution. The synthesizable ADPLL can be easily migrated to different processes and foundries; requires less design time and maintain effort; and directly benefit from CMOS technology scaling. The PLL is fabricated in a 0.13-mum 1P6M high-Vt CMOS process and occupies an active area of 220 x 220 um2. The PLL consumes a maximum power of 16 mW and has 114 ps peak-to-peak jitter at 880 MHz.","PeriodicalId":156790,"journal":{"name":"2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT)","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-04-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"A 1.6–880MHz synthesizable ADPLL in 0.13um CMOS\",\"authors\":\"Hsiang-Hui Chang, Shang-Ming Lee, Chao-Wen Chou, Yu-Tung Chang, Yi-Li Cheng\",\"doi\":\"10.1109/VDAT.2008.4542400\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A synthesizable all digital phase-locked loop (ADPLL) with an improved DCO and a frequency-bouncing-reduced algorithm is presented. The ADPLL covers 1.6-880 MHz frequency range while maintaining high frequency resolution. The synthesizable ADPLL can be easily migrated to different processes and foundries; requires less design time and maintain effort; and directly benefit from CMOS technology scaling. The PLL is fabricated in a 0.13-mum 1P6M high-Vt CMOS process and occupies an active area of 220 x 220 um2. The PLL consumes a maximum power of 16 mW and has 114 ps peak-to-peak jitter at 880 MHz.\",\"PeriodicalId\":156790,\"journal\":{\"name\":\"2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT)\",\"volume\":\"52 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-04-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VDAT.2008.4542400\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE International Symposium on VLSI Design, Automation and Test (VLSI-DAT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VDAT.2008.4542400","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12
摘要
提出了一种改进DCO和降频算法的可合成全数字锁相环(ADPLL)。ADPLL覆盖1.6- 880mhz频率范围,同时保持高频率分辨率。可合成的ADPLL可以很容易地迁移到不同的工艺和代工厂;需要更少的设计时间和维护工作;并直接受益于CMOS技术的扩展。该锁相环采用0.13 mum 1P6M高vt CMOS工艺制造,占据220 x 220 um2的有源面积。该锁相环的最大功率为16兆瓦,在880兆赫时具有114 ps的峰值抖动。
A synthesizable all digital phase-locked loop (ADPLL) with an improved DCO and a frequency-bouncing-reduced algorithm is presented. The ADPLL covers 1.6-880 MHz frequency range while maintaining high frequency resolution. The synthesizable ADPLL can be easily migrated to different processes and foundries; requires less design time and maintain effort; and directly benefit from CMOS technology scaling. The PLL is fabricated in a 0.13-mum 1P6M high-Vt CMOS process and occupies an active area of 220 x 220 um2. The PLL consumes a maximum power of 16 mW and has 114 ps peak-to-peak jitter at 880 MHz.