高质量记忆测验

M. Azimane
{"title":"高质量记忆测验","authors":"M. Azimane","doi":"10.1109/MTDT.2006.17","DOIUrl":null,"url":null,"abstract":"Semiconductor Companies are continuously trying to keep their customers Happy and Satisfied with new products, new functionalities and new interfaces. To keep track on inventing products with new more facilities, Semiconductor Companies have to include much more transistors per millimeter square than ever before. Nowadays, System on Chips (SoCs) are very dense, approaching 1 billion of transistors per chip of few millimeters. Interaction of this huge number of transistors in a chip is becoming much more important than few years ago. To be specific, in current process technologies new defects mechanisms and process variation are causing complex faulty behaviours, which are creating new challenges for test experts. Moreover, embedded memories occupy a big portion of SoCs approaching nowadays 70% of total SoC area and are infringing the DFM rules, which creates even higher defect density than logic or analog blocks. This tutorial will give an overview about high quality memory testing in industrial environment, and how Semiconductor Companies are surviving in competitive markets by delivering high quality products and targeting for Zero Defect escapes for specific customers (e.g., Automotive, Medical Systems, Avionics, etc.). Also, an overview about closing the loop with memory designers and process engineers in early phase of the design is highlighted. Such loop could easily improve the test & yield of embedded memories in short market time window by taking decisive actions on layout level.","PeriodicalId":320365,"journal":{"name":"2006 IEEE International Workshop on Memory Technology, Design, and Testing (MTDT'06)","volume":"843 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-08-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"High-Quality Memory Test\",\"authors\":\"M. Azimane\",\"doi\":\"10.1109/MTDT.2006.17\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Semiconductor Companies are continuously trying to keep their customers Happy and Satisfied with new products, new functionalities and new interfaces. To keep track on inventing products with new more facilities, Semiconductor Companies have to include much more transistors per millimeter square than ever before. Nowadays, System on Chips (SoCs) are very dense, approaching 1 billion of transistors per chip of few millimeters. Interaction of this huge number of transistors in a chip is becoming much more important than few years ago. To be specific, in current process technologies new defects mechanisms and process variation are causing complex faulty behaviours, which are creating new challenges for test experts. Moreover, embedded memories occupy a big portion of SoCs approaching nowadays 70% of total SoC area and are infringing the DFM rules, which creates even higher defect density than logic or analog blocks. This tutorial will give an overview about high quality memory testing in industrial environment, and how Semiconductor Companies are surviving in competitive markets by delivering high quality products and targeting for Zero Defect escapes for specific customers (e.g., Automotive, Medical Systems, Avionics, etc.). Also, an overview about closing the loop with memory designers and process engineers in early phase of the design is highlighted. Such loop could easily improve the test & yield of embedded memories in short market time window by taking decisive actions on layout level.\",\"PeriodicalId\":320365,\"journal\":{\"name\":\"2006 IEEE International Workshop on Memory Technology, Design, and Testing (MTDT'06)\",\"volume\":\"843 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-08-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 IEEE International Workshop on Memory Technology, Design, and Testing (MTDT'06)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MTDT.2006.17\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE International Workshop on Memory Technology, Design, and Testing (MTDT'06)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MTDT.2006.17","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

半导体公司一直在努力让他们的客户对新产品、新功能和新界面感到满意。为了跟上使用更多新设备发明产品的步伐,半导体公司每平方毫米必须包含比以往更多的晶体管。现在,系统芯片(soc)非常密集,每个几毫米的芯片接近10亿个晶体管。与几年前相比,芯片中大量晶体管的相互作用变得更加重要。具体地说,在当前的工艺技术中,新的缺陷机制和工艺变化导致了复杂的错误行为,这给测试专家带来了新的挑战。此外,嵌入式存储器占据了SoC的很大一部分,目前接近总SoC面积的70%,并且违反了DFM规则,这比逻辑或模拟块产生更高的缺陷密度。本教程将概述工业环境中的高质量存储器测试,以及半导体公司如何通过提供高质量的产品和针对特定客户(例如,汽车,医疗系统,航空电子设备等)的零缺陷逃逸来在竞争激烈的市场中生存。此外,还概述了如何在设计的早期阶段与内存设计人员和过程工程师关闭循环。这种循环可以通过在布局层面采取果断行动,在短的市场时间窗口内轻松提高嵌入式存储器的测试和良率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High-Quality Memory Test
Semiconductor Companies are continuously trying to keep their customers Happy and Satisfied with new products, new functionalities and new interfaces. To keep track on inventing products with new more facilities, Semiconductor Companies have to include much more transistors per millimeter square than ever before. Nowadays, System on Chips (SoCs) are very dense, approaching 1 billion of transistors per chip of few millimeters. Interaction of this huge number of transistors in a chip is becoming much more important than few years ago. To be specific, in current process technologies new defects mechanisms and process variation are causing complex faulty behaviours, which are creating new challenges for test experts. Moreover, embedded memories occupy a big portion of SoCs approaching nowadays 70% of total SoC area and are infringing the DFM rules, which creates even higher defect density than logic or analog blocks. This tutorial will give an overview about high quality memory testing in industrial environment, and how Semiconductor Companies are surviving in competitive markets by delivering high quality products and targeting for Zero Defect escapes for specific customers (e.g., Automotive, Medical Systems, Avionics, etc.). Also, an overview about closing the loop with memory designers and process engineers in early phase of the design is highlighted. Such loop could easily improve the test & yield of embedded memories in short market time window by taking decisive actions on layout level.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信