用于消耗优化和可靠性调查的1T-NOR闪存操作建模

J. Coignus, G. Torrente, A. Vernhet, S. Renard, D. Roy, G. Reimbold
{"title":"用于消耗优化和可靠性调查的1T-NOR闪存操作建模","authors":"J. Coignus, G. Torrente, A. Vernhet, S. Renard, D. Roy, G. Reimbold","doi":"10.1109/IRPS.2016.7574630","DOIUrl":null,"url":null,"abstract":"Performance improvement of 1T-NOR Flash technology is demonstrated, thanks to the optimization of memory cell electrical operations. An electrical model is proposed, providing optimized program and erase electrical pulse patterns as a function of application-related constraints. Model output covers a wide operating range of single Flash cell, and allows to finely tune the consumption / charge pump scalability compromise. In the meanwhile, novel experimental capabilities allow the simulated electrical patterns to be applied along endurance characterization, and provide an extended description of Flash program dynamics along device aging. Optimized cycling conditions are shown to reduce power consumption with the cost of reduced program speed, but without any detrimental impact on device reliability.","PeriodicalId":172129,"journal":{"name":"2016 IEEE International Reliability Physics Symposium (IRPS)","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-04-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Modelling of 1T-NOR flash operations for consumption optimization and reliability investigation\",\"authors\":\"J. Coignus, G. Torrente, A. Vernhet, S. Renard, D. Roy, G. Reimbold\",\"doi\":\"10.1109/IRPS.2016.7574630\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Performance improvement of 1T-NOR Flash technology is demonstrated, thanks to the optimization of memory cell electrical operations. An electrical model is proposed, providing optimized program and erase electrical pulse patterns as a function of application-related constraints. Model output covers a wide operating range of single Flash cell, and allows to finely tune the consumption / charge pump scalability compromise. In the meanwhile, novel experimental capabilities allow the simulated electrical patterns to be applied along endurance characterization, and provide an extended description of Flash program dynamics along device aging. Optimized cycling conditions are shown to reduce power consumption with the cost of reduced program speed, but without any detrimental impact on device reliability.\",\"PeriodicalId\":172129,\"journal\":{\"name\":\"2016 IEEE International Reliability Physics Symposium (IRPS)\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-04-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE International Reliability Physics Symposium (IRPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRPS.2016.7574630\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.2016.7574630","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

由于内存单元电气操作的优化,1T-NOR闪存技术的性能改进得到了证明。提出了一个电学模型,提供了优化的程序和擦除电脉冲模式作为应用相关约束的函数。模型输出涵盖单个闪存单元的广泛操作范围,并允许精细调整消耗/充电泵的可扩展性妥协。与此同时,新的实验能力允许模拟的电模式应用于耐久性表征,并提供Flash程序在设备老化过程中的动态扩展描述。优化的循环条件显示出以降低程序速度为代价降低功耗,但对设备可靠性没有任何不利影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Modelling of 1T-NOR flash operations for consumption optimization and reliability investigation
Performance improvement of 1T-NOR Flash technology is demonstrated, thanks to the optimization of memory cell electrical operations. An electrical model is proposed, providing optimized program and erase electrical pulse patterns as a function of application-related constraints. Model output covers a wide operating range of single Flash cell, and allows to finely tune the consumption / charge pump scalability compromise. In the meanwhile, novel experimental capabilities allow the simulated electrical patterns to be applied along endurance characterization, and provide an extended description of Flash program dynamics along device aging. Optimized cycling conditions are shown to reduce power consumption with the cost of reduced program speed, but without any detrimental impact on device reliability.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信