{"title":"金属寄生电容的高效提取","authors":"G. J. Gaston, I.G. Daniels","doi":"10.1109/ICMTS.1995.513964","DOIUrl":null,"url":null,"abstract":"Accurate extraction of parasitic capacitances associated with fine pitch metallisation layers is essential in the design of ULSI ICs. This paper reports on investigation of the impact of test structure design on extracted values for inter-layer and intra-layer capacitances; the influence of topography is also reviewed. Recommendations are made for optimum test structure design and it is indicated how such structures can provide an efficient means of assessing dielectric planarisation. This provides process engineers with a important, nondestructive means of assessing and monitoring a key technology parameter. The use of three-dimensional simulation in backend process optimisation is briefly described.","PeriodicalId":432935,"journal":{"name":"Proceedings International Conference on Microelectronic Test Structures","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-03-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":"{\"title\":\"Efficient extraction of metal parasitic capacitances\",\"authors\":\"G. J. Gaston, I.G. Daniels\",\"doi\":\"10.1109/ICMTS.1995.513964\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Accurate extraction of parasitic capacitances associated with fine pitch metallisation layers is essential in the design of ULSI ICs. This paper reports on investigation of the impact of test structure design on extracted values for inter-layer and intra-layer capacitances; the influence of topography is also reviewed. Recommendations are made for optimum test structure design and it is indicated how such structures can provide an efficient means of assessing dielectric planarisation. This provides process engineers with a important, nondestructive means of assessing and monitoring a key technology parameter. The use of three-dimensional simulation in backend process optimisation is briefly described.\",\"PeriodicalId\":432935,\"journal\":{\"name\":\"Proceedings International Conference on Microelectronic Test Structures\",\"volume\":\"6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-03-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"14\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings International Conference on Microelectronic Test Structures\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.1995.513964\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings International Conference on Microelectronic Test Structures","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1995.513964","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Efficient extraction of metal parasitic capacitances
Accurate extraction of parasitic capacitances associated with fine pitch metallisation layers is essential in the design of ULSI ICs. This paper reports on investigation of the impact of test structure design on extracted values for inter-layer and intra-layer capacitances; the influence of topography is also reviewed. Recommendations are made for optimum test structure design and it is indicated how such structures can provide an efficient means of assessing dielectric planarisation. This provides process engineers with a important, nondestructive means of assessing and monitoring a key technology parameter. The use of three-dimensional simulation in backend process optimisation is briefly described.