{"title":"千兆位以太网中低功耗横向模拟FIR滤波器的前馈均衡器","authors":"M. B. Vahidfar, O. Shoaei, M. Fardis","doi":"10.1109/VDAT.2006.258177","DOIUrl":null,"url":null,"abstract":"A low power analog feedforward error equalizer (AFFE) is presented in this paper that cancels precursor inter symbol interferences (ISI) in the front end of gigabit Ethernet on twisted pair interfaces. Forward equalizing in analog domain is beneficial due to consuming lower power and silicon area comparing to digital forward equalizers. Moreover it leads to higher speed which is demanded for real time equalization and also less equalizer complexity. The proposed equalizer is a five tap discrete time filter which is designed in a 0.18mum CMOS technology. The design operates at 125MHz while consuming 42mW from a 1.8V supply. Each filter taps is implemented by an improved Gilbert cell instead of using a multiplier for each bit of the filter tap. Moreover S/H power and speed requirements are relaxed by using redundant S/H's and additional clocking phase","PeriodicalId":356198,"journal":{"name":"2006 International Symposium on VLSI Design, Automation and Test","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-04-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A Low Power, Transverse Analog FIR Filter as Feed Forward Equalizer in Gigabit Ethernet\",\"authors\":\"M. B. Vahidfar, O. Shoaei, M. Fardis\",\"doi\":\"10.1109/VDAT.2006.258177\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A low power analog feedforward error equalizer (AFFE) is presented in this paper that cancels precursor inter symbol interferences (ISI) in the front end of gigabit Ethernet on twisted pair interfaces. Forward equalizing in analog domain is beneficial due to consuming lower power and silicon area comparing to digital forward equalizers. Moreover it leads to higher speed which is demanded for real time equalization and also less equalizer complexity. The proposed equalizer is a five tap discrete time filter which is designed in a 0.18mum CMOS technology. The design operates at 125MHz while consuming 42mW from a 1.8V supply. Each filter taps is implemented by an improved Gilbert cell instead of using a multiplier for each bit of the filter tap. Moreover S/H power and speed requirements are relaxed by using redundant S/H's and additional clocking phase\",\"PeriodicalId\":356198,\"journal\":{\"name\":\"2006 International Symposium on VLSI Design, Automation and Test\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-04-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 International Symposium on VLSI Design, Automation and Test\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VDAT.2006.258177\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 International Symposium on VLSI Design, Automation and Test","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VDAT.2006.258177","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
摘要
提出了一种低功耗模拟前馈误差均衡器(AFFE),用于消除千兆以太网双绞线接口前端的前驱码间干扰(ISI)。与数字前向均衡器相比,模拟域前向均衡器的功耗和硅面积更小,因此具有优势。此外,它还提高了实时均衡所需的速度,降低了均衡器的复杂度。所提出的均衡器是采用0.18 μ m CMOS技术设计的五分路离散时间滤波器。该设计工作频率为125MHz,功耗为42mW,来自1.8V电源。每个滤波器抽头由改进的吉尔伯特单元实现,而不是对滤波器抽头的每个位使用乘法器。此外,通过使用冗余S/H和额外的时钟相位,放宽了S/H功率和速度要求
A Low Power, Transverse Analog FIR Filter as Feed Forward Equalizer in Gigabit Ethernet
A low power analog feedforward error equalizer (AFFE) is presented in this paper that cancels precursor inter symbol interferences (ISI) in the front end of gigabit Ethernet on twisted pair interfaces. Forward equalizing in analog domain is beneficial due to consuming lower power and silicon area comparing to digital forward equalizers. Moreover it leads to higher speed which is demanded for real time equalization and also less equalizer complexity. The proposed equalizer is a five tap discrete time filter which is designed in a 0.18mum CMOS technology. The design operates at 125MHz while consuming 42mW from a 1.8V supply. Each filter taps is implemented by an improved Gilbert cell instead of using a multiplier for each bit of the filter tap. Moreover S/H power and speed requirements are relaxed by using redundant S/H's and additional clocking phase