H. Zhang, X. Zhang, B. L. Lau, S. Lim, L. Ding, M. B. Yu, Y. J. Lee
{"title":"多孔硅中间层上多芯片模块2.5D封装热特性及仿真研究","authors":"H. Zhang, X. Zhang, B. L. Lau, S. Lim, L. Ding, M. B. Yu, Y. J. Lee","doi":"10.1109/EPTC.2013.6745743","DOIUrl":null,"url":null,"abstract":"Next generation of heterogeneous integration requires 2.5D package on interposer as enabling technology for less signal delay, faster speed, and more functionality. In this work, thermal characterization and simulation of a 2.5D package with multi chips on through silicon interposer (TSI) are reported. Two dummy chips with chip sizes of 7.6×10.9mm and 8mm×8mm, respectively, are arranged on the interposer through the flip chip bumping and joining process. To facilitate the thermal characterization, a thermal test chip of 5.08×5.08mm is embedded on the same interposer for thermal test and simulation validation. In either molded or bare die BGA package format, the thermal test vehicles are brought for thermal characterization, including Theta JA Theta JB measurement conforming with the JEDEC standards. It is found that the overmolded package has slightly lower thermal resistances than the bare die package. In addition, the Theta JC, namely, the thermal resistance from the junction to the top casing is also characterized through a high performance cold plate. Besides the thermal measurements, thermal simulation models under different boundary conditions are established, respectively, to compare with the thermal measurements. Good agreements are generally achieved between simulation and measurements. Further simulation is also conducted to study the effects of overmold thickness and power dissipation from the multi chips module on the interposer.","PeriodicalId":210691,"journal":{"name":"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"Thermal characterization and simulation study of 2.5D packages with multi-chip module on through silicon interposer\",\"authors\":\"H. Zhang, X. Zhang, B. L. Lau, S. Lim, L. Ding, M. B. Yu, Y. J. Lee\",\"doi\":\"10.1109/EPTC.2013.6745743\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Next generation of heterogeneous integration requires 2.5D package on interposer as enabling technology for less signal delay, faster speed, and more functionality. In this work, thermal characterization and simulation of a 2.5D package with multi chips on through silicon interposer (TSI) are reported. Two dummy chips with chip sizes of 7.6×10.9mm and 8mm×8mm, respectively, are arranged on the interposer through the flip chip bumping and joining process. To facilitate the thermal characterization, a thermal test chip of 5.08×5.08mm is embedded on the same interposer for thermal test and simulation validation. In either molded or bare die BGA package format, the thermal test vehicles are brought for thermal characterization, including Theta JA Theta JB measurement conforming with the JEDEC standards. It is found that the overmolded package has slightly lower thermal resistances than the bare die package. In addition, the Theta JC, namely, the thermal resistance from the junction to the top casing is also characterized through a high performance cold plate. Besides the thermal measurements, thermal simulation models under different boundary conditions are established, respectively, to compare with the thermal measurements. Good agreements are generally achieved between simulation and measurements. Further simulation is also conducted to study the effects of overmold thickness and power dissipation from the multi chips module on the interposer.\",\"PeriodicalId\":210691,\"journal\":{\"name\":\"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)\",\"volume\":\"42 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPTC.2013.6745743\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2013.6745743","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8
摘要
下一代异构集成需要在中间层上安装2.5D封装,以实现更少的信号延迟、更快的速度和更多的功能。本文报道了一种多芯片通硅介面(TSI) 2.5D封装的热特性和热模拟。通过倒装芯片碰撞和连接工艺,在中间层上设置两个虚拟芯片,芯片尺寸分别为7.6×10.9mm和8mm×8mm。为了便于热表征,在同一中间层上嵌入了一个热测试芯片5.08×5.08mm,用于热测试和仿真验证。在模制或裸模BGA封装格式,热测试车辆带来的热特性,包括Theta JA Theta JB测量符合JEDEC标准。发现复模封装的热阻略低于裸模封装。此外,Theta JC,即从结到顶部套管的热阻也通过高性能冷板来表征。除了热测量外,还分别建立了不同边界条件下的热模拟模型,与热测量结果进行对比。仿真结果与实测结果基本一致。进一步的仿真研究了复模厚度和多芯片模块的功耗对中间层的影响。
Thermal characterization and simulation study of 2.5D packages with multi-chip module on through silicon interposer
Next generation of heterogeneous integration requires 2.5D package on interposer as enabling technology for less signal delay, faster speed, and more functionality. In this work, thermal characterization and simulation of a 2.5D package with multi chips on through silicon interposer (TSI) are reported. Two dummy chips with chip sizes of 7.6×10.9mm and 8mm×8mm, respectively, are arranged on the interposer through the flip chip bumping and joining process. To facilitate the thermal characterization, a thermal test chip of 5.08×5.08mm is embedded on the same interposer for thermal test and simulation validation. In either molded or bare die BGA package format, the thermal test vehicles are brought for thermal characterization, including Theta JA Theta JB measurement conforming with the JEDEC standards. It is found that the overmolded package has slightly lower thermal resistances than the bare die package. In addition, the Theta JC, namely, the thermal resistance from the junction to the top casing is also characterized through a high performance cold plate. Besides the thermal measurements, thermal simulation models under different boundary conditions are established, respectively, to compare with the thermal measurements. Good agreements are generally achieved between simulation and measurements. Further simulation is also conducted to study the effects of overmold thickness and power dissipation from the multi chips module on the interposer.