F. Leverd, L. Loisil, T. Lill, J. Trevor, P. Van Holt, L. Van Autryve, T. Varga, J. Chinn
{"title":"用于先进dRAM应用的WSi/sub //多晶硅栅极堆栈刻蚀","authors":"F. Leverd, L. Loisil, T. Lill, J. Trevor, P. Van Holt, L. Van Autryve, T. Varga, J. Chinn","doi":"10.1109/ASMC.1999.798235","DOIUrl":null,"url":null,"abstract":"Results of a tungsten silicide/poly-Si gate etch process based on a Cl/sub 2//NF/sub 3//HBr silicide step are presented. The addition of fluorine to the main etch suppresses the formation of polymers in the reactor chamber. HBr allows the control of the sidewall passivation of the microstructures. A very thin yet robust sidewall layer is desired to achieve ultimate critical dimension (CD) control without sacrificing profile shape. CD microloading (i.e. the difference in the CD bias for nested and isolated lines) is minimized by operating at elevated cathode temperatures. The grain structure of the silicide film determines the roughness of the silicon etch front prior to approaching the gate oxide. In-situ reflectometry and atomic force microscopy have been used to analyse the mechanism of gate oxide texturing and punch through. Reflectometry can be used to predict the exposure of the gate oxide and to switch early enough to a very selective etch step that clears the poly-Si.","PeriodicalId":424267,"journal":{"name":"10th Annual IEEE/SEMI. Advanced Semiconductor Manufacturing Conference and Workshop. ASMC 99 Proceedings (Cat. No.99CH36295)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-09-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"WSi/sub x//poly-Si gate stack etching for advanced dRAM applications\",\"authors\":\"F. Leverd, L. Loisil, T. Lill, J. Trevor, P. Van Holt, L. Van Autryve, T. Varga, J. Chinn\",\"doi\":\"10.1109/ASMC.1999.798235\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Results of a tungsten silicide/poly-Si gate etch process based on a Cl/sub 2//NF/sub 3//HBr silicide step are presented. The addition of fluorine to the main etch suppresses the formation of polymers in the reactor chamber. HBr allows the control of the sidewall passivation of the microstructures. A very thin yet robust sidewall layer is desired to achieve ultimate critical dimension (CD) control without sacrificing profile shape. CD microloading (i.e. the difference in the CD bias for nested and isolated lines) is minimized by operating at elevated cathode temperatures. The grain structure of the silicide film determines the roughness of the silicon etch front prior to approaching the gate oxide. In-situ reflectometry and atomic force microscopy have been used to analyse the mechanism of gate oxide texturing and punch through. Reflectometry can be used to predict the exposure of the gate oxide and to switch early enough to a very selective etch step that clears the poly-Si.\",\"PeriodicalId\":424267,\"journal\":{\"name\":\"10th Annual IEEE/SEMI. Advanced Semiconductor Manufacturing Conference and Workshop. ASMC 99 Proceedings (Cat. No.99CH36295)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-09-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"10th Annual IEEE/SEMI. Advanced Semiconductor Manufacturing Conference and Workshop. ASMC 99 Proceedings (Cat. No.99CH36295)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASMC.1999.798235\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"10th Annual IEEE/SEMI. Advanced Semiconductor Manufacturing Conference and Workshop. ASMC 99 Proceedings (Cat. No.99CH36295)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASMC.1999.798235","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
WSi/sub x//poly-Si gate stack etching for advanced dRAM applications
Results of a tungsten silicide/poly-Si gate etch process based on a Cl/sub 2//NF/sub 3//HBr silicide step are presented. The addition of fluorine to the main etch suppresses the formation of polymers in the reactor chamber. HBr allows the control of the sidewall passivation of the microstructures. A very thin yet robust sidewall layer is desired to achieve ultimate critical dimension (CD) control without sacrificing profile shape. CD microloading (i.e. the difference in the CD bias for nested and isolated lines) is minimized by operating at elevated cathode temperatures. The grain structure of the silicide film determines the roughness of the silicon etch front prior to approaching the gate oxide. In-situ reflectometry and atomic force microscopy have been used to analyse the mechanism of gate oxide texturing and punch through. Reflectometry can be used to predict the exposure of the gate oxide and to switch early enough to a very selective etch step that clears the poly-Si.