芯片应力和塑料封装可靠性的测试结构和有限元模型

R. Pendse, J. Demmin
{"title":"芯片应力和塑料封装可靠性的测试结构和有限元模型","authors":"R. Pendse, J. Demmin","doi":"10.1109/ICMTS.1990.67896","DOIUrl":null,"url":null,"abstract":"Failure modes induced by plastic package stress in multilayer metal-dielectric-passivation structures in large chips are investigated. An arrayable test chip is designed to contain representative metal-dielectric configurations that lend themselves to simple electrical measurement of stress-induced failures such as metal-to-metal leakage caused by interlayer dielectric cracking. Extensive data on the effects of chip size, distance from the corner, metal geometry, temperature cycling, and assembly variables are generated using the test chip. The failure modes are investigated using finite-element modeling (FEM). A modeling technique is used to address the problem of corner singularities, which is encountered in calculating shear stresses near chip corners. An approach is developed to derive die design rules using the accelerated failure rate data generated by the test chip in conjunction with the FEM stress curves. Some simple solutions to the package stress problem are demonstrated.<<ETX>>","PeriodicalId":196449,"journal":{"name":"International Conference on Microelectronic Test Structures","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-03-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Test structures and finite element models for chip stress and plastic package reliability\",\"authors\":\"R. Pendse, J. Demmin\",\"doi\":\"10.1109/ICMTS.1990.67896\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Failure modes induced by plastic package stress in multilayer metal-dielectric-passivation structures in large chips are investigated. An arrayable test chip is designed to contain representative metal-dielectric configurations that lend themselves to simple electrical measurement of stress-induced failures such as metal-to-metal leakage caused by interlayer dielectric cracking. Extensive data on the effects of chip size, distance from the corner, metal geometry, temperature cycling, and assembly variables are generated using the test chip. The failure modes are investigated using finite-element modeling (FEM). A modeling technique is used to address the problem of corner singularities, which is encountered in calculating shear stresses near chip corners. An approach is developed to derive die design rules using the accelerated failure rate data generated by the test chip in conjunction with the FEM stress curves. Some simple solutions to the package stress problem are demonstrated.<<ETX>>\",\"PeriodicalId\":196449,\"journal\":{\"name\":\"International Conference on Microelectronic Test Structures\",\"volume\":\"30 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1990-03-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on Microelectronic Test Structures\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.1990.67896\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Microelectronic Test Structures","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1990.67896","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

研究了大芯片中多层金属介电钝化结构中塑料封装应力诱发的失效模式。设计了一种可排列的测试芯片,以包含具有代表性的金属介电结构,使其能够对应力引起的故障进行简单的电气测量,例如由层间介电开裂引起的金属对金属泄漏。广泛的数据影响芯片的尺寸,距离角落,金属几何形状,温度循环,和装配变量产生使用测试芯片。采用有限元模型对其失效模式进行了研究。采用一种建模技术解决了在计算切屑边角处剪应力时遇到的角点奇异性问题。提出了一种利用试验芯片产生的加速故障率数据结合有限元应力曲线推导模具设计规则的方法。给出了一些解决包装应力问题的简单方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Test structures and finite element models for chip stress and plastic package reliability
Failure modes induced by plastic package stress in multilayer metal-dielectric-passivation structures in large chips are investigated. An arrayable test chip is designed to contain representative metal-dielectric configurations that lend themselves to simple electrical measurement of stress-induced failures such as metal-to-metal leakage caused by interlayer dielectric cracking. Extensive data on the effects of chip size, distance from the corner, metal geometry, temperature cycling, and assembly variables are generated using the test chip. The failure modes are investigated using finite-element modeling (FEM). A modeling technique is used to address the problem of corner singularities, which is encountered in calculating shear stresses near chip corners. An approach is developed to derive die design rules using the accelerated failure rate data generated by the test chip in conjunction with the FEM stress curves. Some simple solutions to the package stress problem are demonstrated.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信