D. Veksler, G. Bersuker, H. Madan, L. Vandelli, M. Minakais, K. Matthews, C. Young, S. Datta, C. Hobbs, P. Kirsch
{"title":"高k栅极堆缺陷产生的多技术研究","authors":"D. Veksler, G. Bersuker, H. Madan, L. Vandelli, M. Minakais, K. Matthews, C. Young, S. Datta, C. Hobbs, P. Kirsch","doi":"10.1109/IRPS.2012.6241853","DOIUrl":null,"url":null,"abstract":"A set of measurement techniques- SILC, low frequency noise, and pulse CV - combined with the physical descriptions of the processes associated with these measurements were applied to study pre-existing and stress generated traps in the SiO2/HfO2 gate stacks. By correlating the analysis results obtained by these techniques, the defects in the high-k dielectric and interfacial layer were identified. The stress-induced degradation of the high-k gate stack was found to be caused primarily by the trap generation in the SiO2 interfacial layer.","PeriodicalId":341663,"journal":{"name":"2012 IEEE International Reliability Physics Symposium (IRPS)","volume":"71 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Multi-technique study of defect generation in high-k gate stacks\",\"authors\":\"D. Veksler, G. Bersuker, H. Madan, L. Vandelli, M. Minakais, K. Matthews, C. Young, S. Datta, C. Hobbs, P. Kirsch\",\"doi\":\"10.1109/IRPS.2012.6241853\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A set of measurement techniques- SILC, low frequency noise, and pulse CV - combined with the physical descriptions of the processes associated with these measurements were applied to study pre-existing and stress generated traps in the SiO2/HfO2 gate stacks. By correlating the analysis results obtained by these techniques, the defects in the high-k dielectric and interfacial layer were identified. The stress-induced degradation of the high-k gate stack was found to be caused primarily by the trap generation in the SiO2 interfacial layer.\",\"PeriodicalId\":341663,\"journal\":{\"name\":\"2012 IEEE International Reliability Physics Symposium (IRPS)\",\"volume\":\"71 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-04-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE International Reliability Physics Symposium (IRPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRPS.2012.6241853\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.2012.6241853","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Multi-technique study of defect generation in high-k gate stacks
A set of measurement techniques- SILC, low frequency noise, and pulse CV - combined with the physical descriptions of the processes associated with these measurements were applied to study pre-existing and stress generated traps in the SiO2/HfO2 gate stacks. By correlating the analysis results obtained by these techniques, the defects in the high-k dielectric and interfacial layer were identified. The stress-induced degradation of the high-k gate stack was found to be caused primarily by the trap generation in the SiO2 interfacial layer.