{"title":"带有冗余编程缓存的180 MHz HP PA-RISC微处理器的I/sub DDQ/测试","authors":"T. Meneghini, D. Josephson","doi":"10.1109/IDDQ.1997.633012","DOIUrl":null,"url":null,"abstract":"The Hewlett-Packard PA7300LC is a 180 MHz PA-RISC microprocessor consisting of 1.2 million core logic transistors and 8 million cache transistors. The design of the power distribution network for this chip allowed independent measurement of the I/sub DDQ/ current for both the cache and the core logic of the chip. A test method was developed whereby it was possible to distinguish cache I/sub DDQ/ data resulting from a cache that was free from defects or was repaired through redundancy programming. The authors collected I/sub DDQ/ data from over fifty thousand parts and an analysis of this data is presented along with some conclusions.","PeriodicalId":429650,"journal":{"name":"Digest of Papers IEEE International Workshop on IDDQ Testing","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-11-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"I/sub DDQ/ testing of a 180 MHz HP PA-RISC microprocessor with redundancy programmed caches\",\"authors\":\"T. Meneghini, D. Josephson\",\"doi\":\"10.1109/IDDQ.1997.633012\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The Hewlett-Packard PA7300LC is a 180 MHz PA-RISC microprocessor consisting of 1.2 million core logic transistors and 8 million cache transistors. The design of the power distribution network for this chip allowed independent measurement of the I/sub DDQ/ current for both the cache and the core logic of the chip. A test method was developed whereby it was possible to distinguish cache I/sub DDQ/ data resulting from a cache that was free from defects or was repaired through redundancy programming. The authors collected I/sub DDQ/ data from over fifty thousand parts and an analysis of this data is presented along with some conclusions.\",\"PeriodicalId\":429650,\"journal\":{\"name\":\"Digest of Papers IEEE International Workshop on IDDQ Testing\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-11-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Digest of Papers IEEE International Workshop on IDDQ Testing\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IDDQ.1997.633012\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Digest of Papers IEEE International Workshop on IDDQ Testing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IDDQ.1997.633012","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
I/sub DDQ/ testing of a 180 MHz HP PA-RISC microprocessor with redundancy programmed caches
The Hewlett-Packard PA7300LC is a 180 MHz PA-RISC microprocessor consisting of 1.2 million core logic transistors and 8 million cache transistors. The design of the power distribution network for this chip allowed independent measurement of the I/sub DDQ/ current for both the cache and the core logic of the chip. A test method was developed whereby it was possible to distinguish cache I/sub DDQ/ data resulting from a cache that was free from defects or was repaired through redundancy programming. The authors collected I/sub DDQ/ data from over fifty thousand parts and an analysis of this data is presented along with some conclusions.