采用集成无源器件技术的芯片级模块封装高抑制低通滤波器设计

Yongtaek Lee, Kai Liu, R. Frye, Hyuntai Kim, Gwang Kim, B. Ahn
{"title":"采用集成无源器件技术的芯片级模块封装高抑制低通滤波器设计","authors":"Yongtaek Lee, Kai Liu, R. Frye, Hyuntai Kim, Gwang Kim, B. Ahn","doi":"10.1109/ECTC.2010.5490664","DOIUrl":null,"url":null,"abstract":"Currently, there is widespread adoption of silicon-based technologies for the implementation of radio frequency (RF) integrated passive devices (IPDs) because of their low-cost, small footprint and high performance. These devices are receiving increased attention for developing front-end-module (FEM) applications in mobile communication systems. This paper discusses the design of low pass filters (LPF) for use in the GHz range with high harmonic rejection. In large modules, these filters make use of co-planar ground planes and lumped IPD technology on a silicon substrate CSMP (Chip Scale Module Package). The use of coplanar ground in such modules introduces unique performance constraints, especially in filters requiring high harmonic rejection. These problems are discussed, along with design approaches to help mitigate them.","PeriodicalId":429629,"journal":{"name":"2010 Proceedings 60th Electronic Components and Technology Conference (ECTC)","volume":"11 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"High rejection low-pass-filter design using integrated passive device technology for Chip-Scale Module Package\",\"authors\":\"Yongtaek Lee, Kai Liu, R. Frye, Hyuntai Kim, Gwang Kim, B. Ahn\",\"doi\":\"10.1109/ECTC.2010.5490664\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Currently, there is widespread adoption of silicon-based technologies for the implementation of radio frequency (RF) integrated passive devices (IPDs) because of their low-cost, small footprint and high performance. These devices are receiving increased attention for developing front-end-module (FEM) applications in mobile communication systems. This paper discusses the design of low pass filters (LPF) for use in the GHz range with high harmonic rejection. In large modules, these filters make use of co-planar ground planes and lumped IPD technology on a silicon substrate CSMP (Chip Scale Module Package). The use of coplanar ground in such modules introduces unique performance constraints, especially in filters requiring high harmonic rejection. These problems are discussed, along with design approaches to help mitigate them.\",\"PeriodicalId\":429629,\"journal\":{\"name\":\"2010 Proceedings 60th Electronic Components and Technology Conference (ECTC)\",\"volume\":\"11 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 Proceedings 60th Electronic Components and Technology Conference (ECTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ECTC.2010.5490664\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 Proceedings 60th Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2010.5490664","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

目前,基于硅的射频集成无源器件(ipd)由于其低成本、占地面积小和高性能而被广泛采用。由于在移动通信系统中开发前端模块(FEM)应用,这些设备正受到越来越多的关注。本文讨论了用于高谐波抑制GHz频段的低通滤波器的设计。在大型模块中,这些滤波器在硅衬底CSMP(芯片规模模块封装)上使用共面接地面和集总IPD技术。在这些模块中使用共面接地引入了独特的性能限制,特别是在需要高谐波抑制的滤波器中。本文讨论了这些问题,以及帮助缓解这些问题的设计方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High rejection low-pass-filter design using integrated passive device technology for Chip-Scale Module Package
Currently, there is widespread adoption of silicon-based technologies for the implementation of radio frequency (RF) integrated passive devices (IPDs) because of their low-cost, small footprint and high performance. These devices are receiving increased attention for developing front-end-module (FEM) applications in mobile communication systems. This paper discusses the design of low pass filters (LPF) for use in the GHz range with high harmonic rejection. In large modules, these filters make use of co-planar ground planes and lumped IPD technology on a silicon substrate CSMP (Chip Scale Module Package). The use of coplanar ground in such modules introduces unique performance constraints, especially in filters requiring high harmonic rejection. These problems are discussed, along with design approaches to help mitigate them.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信