通过CVD选择性TiSi2,又进了一步

D. Maury, J. Regolini
{"title":"通过CVD选择性TiSi2,又进了一步","authors":"D. Maury, J. Regolini","doi":"10.1109/MAM.1998.887527","DOIUrl":null,"url":null,"abstract":"Summary form only given. Some of the problems to be overcome within ULSI technology are those related to the contact metallization over very shallow junctions. The scalability of sub-0.5 /spl mu/m CMOS devices imposes a junction depth of the order of 0.1 to 0.15 /spl mu/m to minimize the short channel effect and punchthrough current. Consequently, active area metallization requirements make it more difficult to use metal silicides, since thin layers are associated with poor contact and sheet resistance. The investigation of contact materials is permanent in order to have a self-aligned contact scheme in the sub-0.5 /spl mu/m regime. TiSi/sub 2/ formed by self-aligned silicide (SALICIDE) technology, has for some considerable time been practically the best candidate due to the low resistivity, good adhesion and thermal stability. Several studies have been published on the application of this technology in ULSI circuits down to design rules of 0.25 /spl mu/m and below. However, some drawbacks are still reported with the standard salicide like substrate consumption, dopant redistribution and film agglomeration which make necessary some complementary steps such as preamorphization by ion implantation or thin metal layer deposition. Using CVD we have already shown several benefits of TiSi/sub 2/ silicidation from the vapor phase. An industrial cluster reactor at reduced pressure and temperature has obtained selective deposition, lower contact resistance and higher saturation current, low sheet resistance on poly bars independently of the line width down to 0.2 /spl mu/m as well as a one step process which increases throughput.","PeriodicalId":302609,"journal":{"name":"European Workshop Materials for Advanced Metallization,","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-03-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Selective TiSi2 by CVD, one step further\",\"authors\":\"D. Maury, J. Regolini\",\"doi\":\"10.1109/MAM.1998.887527\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Summary form only given. Some of the problems to be overcome within ULSI technology are those related to the contact metallization over very shallow junctions. The scalability of sub-0.5 /spl mu/m CMOS devices imposes a junction depth of the order of 0.1 to 0.15 /spl mu/m to minimize the short channel effect and punchthrough current. Consequently, active area metallization requirements make it more difficult to use metal silicides, since thin layers are associated with poor contact and sheet resistance. The investigation of contact materials is permanent in order to have a self-aligned contact scheme in the sub-0.5 /spl mu/m regime. TiSi/sub 2/ formed by self-aligned silicide (SALICIDE) technology, has for some considerable time been practically the best candidate due to the low resistivity, good adhesion and thermal stability. Several studies have been published on the application of this technology in ULSI circuits down to design rules of 0.25 /spl mu/m and below. However, some drawbacks are still reported with the standard salicide like substrate consumption, dopant redistribution and film agglomeration which make necessary some complementary steps such as preamorphization by ion implantation or thin metal layer deposition. Using CVD we have already shown several benefits of TiSi/sub 2/ silicidation from the vapor phase. An industrial cluster reactor at reduced pressure and temperature has obtained selective deposition, lower contact resistance and higher saturation current, low sheet resistance on poly bars independently of the line width down to 0.2 /spl mu/m as well as a one step process which increases throughput.\",\"PeriodicalId\":302609,\"journal\":{\"name\":\"European Workshop Materials for Advanced Metallization,\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-03-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"European Workshop Materials for Advanced Metallization,\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MAM.1998.887527\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"European Workshop Materials for Advanced Metallization,","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MAM.1998.887527","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

只提供摘要形式。ULSI技术中需要克服的一些问题是与非常浅的结上的接触金属化有关的问题。低于0.5 /spl mu/m的CMOS器件的可扩展性要求结深度为0.1至0.15 /spl mu/m,以最小化短通道效应和穿通电流。因此,活性区金属化要求使得使用金属硅化物变得更加困难,因为薄层与不良接触和薄片电阻有关。接触材料的研究是永久性的,以便在低于0.5 /spl mu/m的范围内具有自对准接触方案。由自取向硅化物(SALICIDE)技术形成的TiSi/sub 2/由于其低电阻率、良好的粘附性和热稳定性,在相当长的一段时间内实际上是最佳的候选材料。关于该技术在ULSI电路中的应用的几项研究已经发表,其设计规则为0.25 /spl mu/m及以下。然而,标准的水杨酸盐仍然存在一些缺点,如衬底消耗、掺杂剂重分布和薄膜团聚,这使得需要一些补充步骤,如离子注入或薄金属层沉积的预非晶化。使用CVD,我们已经从气相中展示了TiSi/ sub2 /硅化的几个好处。工业集群反应器在减压和降温条件下实现了选择性沉积、低接触电阻和高饱和电流、与线宽无关的低片电阻(可达0.2 /spl mu/m)和一步法工艺,提高了产量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Selective TiSi2 by CVD, one step further
Summary form only given. Some of the problems to be overcome within ULSI technology are those related to the contact metallization over very shallow junctions. The scalability of sub-0.5 /spl mu/m CMOS devices imposes a junction depth of the order of 0.1 to 0.15 /spl mu/m to minimize the short channel effect and punchthrough current. Consequently, active area metallization requirements make it more difficult to use metal silicides, since thin layers are associated with poor contact and sheet resistance. The investigation of contact materials is permanent in order to have a self-aligned contact scheme in the sub-0.5 /spl mu/m regime. TiSi/sub 2/ formed by self-aligned silicide (SALICIDE) technology, has for some considerable time been practically the best candidate due to the low resistivity, good adhesion and thermal stability. Several studies have been published on the application of this technology in ULSI circuits down to design rules of 0.25 /spl mu/m and below. However, some drawbacks are still reported with the standard salicide like substrate consumption, dopant redistribution and film agglomeration which make necessary some complementary steps such as preamorphization by ion implantation or thin metal layer deposition. Using CVD we have already shown several benefits of TiSi/sub 2/ silicidation from the vapor phase. An industrial cluster reactor at reduced pressure and temperature has obtained selective deposition, lower contact resistance and higher saturation current, low sheet resistance on poly bars independently of the line width down to 0.2 /spl mu/m as well as a one step process which increases throughput.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信