{"title":"用于测量栅限源/漏扩散的十字桥","authors":"M. A. Mitchell, C. Figura, L. Forner","doi":"10.1109/ICMTS.1990.67886","DOIUrl":null,"url":null,"abstract":"For self-aligned CMOS technology a test structure for measuring and controlling the electrical width of the source-drain diffusion, the gate-limited source drain crossbridge, and supporting electrical data is described. The results of the linewidth measurements are shown. The distribution of the difference between the polysilicon line spacing and the source-drain diffusion width is shown. A variation in source-drain diffusion width which is larger than the experimental error and not attributable only to the variation in polysilicon linewidth is detected. Additional factors which contribute to source-drain dimension variations are described.<<ETX>>","PeriodicalId":196449,"journal":{"name":"International Conference on Microelectronic Test Structures","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1990-03-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A crossbridge for measurement of gate-limited source/drain diffusion\",\"authors\":\"M. A. Mitchell, C. Figura, L. Forner\",\"doi\":\"10.1109/ICMTS.1990.67886\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"For self-aligned CMOS technology a test structure for measuring and controlling the electrical width of the source-drain diffusion, the gate-limited source drain crossbridge, and supporting electrical data is described. The results of the linewidth measurements are shown. The distribution of the difference between the polysilicon line spacing and the source-drain diffusion width is shown. A variation in source-drain diffusion width which is larger than the experimental error and not attributable only to the variation in polysilicon linewidth is detected. Additional factors which contribute to source-drain dimension variations are described.<<ETX>>\",\"PeriodicalId\":196449,\"journal\":{\"name\":\"International Conference on Microelectronic Test Structures\",\"volume\":\"47 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1990-03-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on Microelectronic Test Structures\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICMTS.1990.67886\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Microelectronic Test Structures","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.1990.67886","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A crossbridge for measurement of gate-limited source/drain diffusion
For self-aligned CMOS technology a test structure for measuring and controlling the electrical width of the source-drain diffusion, the gate-limited source drain crossbridge, and supporting electrical data is described. The results of the linewidth measurements are shown. The distribution of the difference between the polysilicon line spacing and the source-drain diffusion width is shown. A variation in source-drain diffusion width which is larger than the experimental error and not attributable only to the variation in polysilicon linewidth is detected. Additional factors which contribute to source-drain dimension variations are described.<>