工艺变化对电阻性短缺陷可检测性的影响:28nm Bulk和FDSOI技术的比较分析

Amit Karel, F. Azaïs, M. Comte, J. Gallière, M. Renovell
{"title":"工艺变化对电阻性短缺陷可检测性的影响:28nm Bulk和FDSOI技术的比较分析","authors":"Amit Karel, F. Azaïs, M. Comte, J. Gallière, M. Renovell","doi":"10.1109/LATW.2018.8349696","DOIUrl":null,"url":null,"abstract":"This paper presents a detailed analysis of the impact of process variations on the detection of resistive short defects in 28nm Bulk and FDSOI (Fully Depleted Silicon-On-Insulator) technologies. Two types of short defects are considered for our investigation, i.e. resistive short to either ground terminal (GND) or power supply terminal (VDD). A comparative study is presented for both Regular-VT devices (FDSOI-RVT and Bulk-LR) and Low-Vt devices (FDSOI-LVT and Bulk-LL). The study is performed under nominal and low power supply operating conditions, and the possibility of using the Body Biasing option offered by the FDSOI technology is also considered. Based on Monte-Carlo simulations, defect detectability ranges are quantified for each implementation and the impact of process variations on the achieved detectability ranges is commented.","PeriodicalId":236190,"journal":{"name":"2018 IEEE 19th Latin-American Test Symposium (LATS)","volume":" 10","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Impact of process variations on the detectability of resistive short defects: Comparative analysis between 28nm Bulk and FDSOI technologies\",\"authors\":\"Amit Karel, F. Azaïs, M. Comte, J. Gallière, M. Renovell\",\"doi\":\"10.1109/LATW.2018.8349696\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a detailed analysis of the impact of process variations on the detection of resistive short defects in 28nm Bulk and FDSOI (Fully Depleted Silicon-On-Insulator) technologies. Two types of short defects are considered for our investigation, i.e. resistive short to either ground terminal (GND) or power supply terminal (VDD). A comparative study is presented for both Regular-VT devices (FDSOI-RVT and Bulk-LR) and Low-Vt devices (FDSOI-LVT and Bulk-LL). The study is performed under nominal and low power supply operating conditions, and the possibility of using the Body Biasing option offered by the FDSOI technology is also considered. Based on Monte-Carlo simulations, defect detectability ranges are quantified for each implementation and the impact of process variations on the achieved detectability ranges is commented.\",\"PeriodicalId\":236190,\"journal\":{\"name\":\"2018 IEEE 19th Latin-American Test Symposium (LATS)\",\"volume\":\" 10\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-03-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE 19th Latin-American Test Symposium (LATS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LATW.2018.8349696\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 19th Latin-American Test Symposium (LATS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LATW.2018.8349696","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文详细分析了工艺变化对28nm Bulk和FDSOI (Fully贫化硅- on- insulator)技术中电阻性短缺陷检测的影响。在我们的研究中考虑了两种类型的短路缺陷,即到接地端子(GND)或电源端子(VDD)的电阻性短路。对常规vt装置(FDSOI-RVT和Bulk-LR)和低vt装置(FDSOI-LVT和Bulk-LL)进行了比较研究。该研究是在标称和低功耗的工作条件下进行的,并且还考虑了使用FDSOI技术提供的车身偏置选项的可能性。基于蒙特卡罗模拟,对每个实现的缺陷可检测范围进行了量化,并对过程变化对可检测范围的影响进行了评论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Impact of process variations on the detectability of resistive short defects: Comparative analysis between 28nm Bulk and FDSOI technologies
This paper presents a detailed analysis of the impact of process variations on the detection of resistive short defects in 28nm Bulk and FDSOI (Fully Depleted Silicon-On-Insulator) technologies. Two types of short defects are considered for our investigation, i.e. resistive short to either ground terminal (GND) or power supply terminal (VDD). A comparative study is presented for both Regular-VT devices (FDSOI-RVT and Bulk-LR) and Low-Vt devices (FDSOI-LVT and Bulk-LL). The study is performed under nominal and low power supply operating conditions, and the possibility of using the Body Biasing option offered by the FDSOI technology is also considered. Based on Monte-Carlo simulations, defect detectability ranges are quantified for each implementation and the impact of process variations on the achieved detectability ranges is commented.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信