Amit Karel, F. Azaïs, M. Comte, J. Gallière, M. Renovell
{"title":"工艺变化对电阻性短缺陷可检测性的影响:28nm Bulk和FDSOI技术的比较分析","authors":"Amit Karel, F. Azaïs, M. Comte, J. Gallière, M. Renovell","doi":"10.1109/LATW.2018.8349696","DOIUrl":null,"url":null,"abstract":"This paper presents a detailed analysis of the impact of process variations on the detection of resistive short defects in 28nm Bulk and FDSOI (Fully Depleted Silicon-On-Insulator) technologies. Two types of short defects are considered for our investigation, i.e. resistive short to either ground terminal (GND) or power supply terminal (VDD). A comparative study is presented for both Regular-VT devices (FDSOI-RVT and Bulk-LR) and Low-Vt devices (FDSOI-LVT and Bulk-LL). The study is performed under nominal and low power supply operating conditions, and the possibility of using the Body Biasing option offered by the FDSOI technology is also considered. Based on Monte-Carlo simulations, defect detectability ranges are quantified for each implementation and the impact of process variations on the achieved detectability ranges is commented.","PeriodicalId":236190,"journal":{"name":"2018 IEEE 19th Latin-American Test Symposium (LATS)","volume":" 10","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Impact of process variations on the detectability of resistive short defects: Comparative analysis between 28nm Bulk and FDSOI technologies\",\"authors\":\"Amit Karel, F. Azaïs, M. Comte, J. Gallière, M. Renovell\",\"doi\":\"10.1109/LATW.2018.8349696\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a detailed analysis of the impact of process variations on the detection of resistive short defects in 28nm Bulk and FDSOI (Fully Depleted Silicon-On-Insulator) technologies. Two types of short defects are considered for our investigation, i.e. resistive short to either ground terminal (GND) or power supply terminal (VDD). A comparative study is presented for both Regular-VT devices (FDSOI-RVT and Bulk-LR) and Low-Vt devices (FDSOI-LVT and Bulk-LL). The study is performed under nominal and low power supply operating conditions, and the possibility of using the Body Biasing option offered by the FDSOI technology is also considered. Based on Monte-Carlo simulations, defect detectability ranges are quantified for each implementation and the impact of process variations on the achieved detectability ranges is commented.\",\"PeriodicalId\":236190,\"journal\":{\"name\":\"2018 IEEE 19th Latin-American Test Symposium (LATS)\",\"volume\":\" 10\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-03-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE 19th Latin-American Test Symposium (LATS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LATW.2018.8349696\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 19th Latin-American Test Symposium (LATS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LATW.2018.8349696","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Impact of process variations on the detectability of resistive short defects: Comparative analysis between 28nm Bulk and FDSOI technologies
This paper presents a detailed analysis of the impact of process variations on the detection of resistive short defects in 28nm Bulk and FDSOI (Fully Depleted Silicon-On-Insulator) technologies. Two types of short defects are considered for our investigation, i.e. resistive short to either ground terminal (GND) or power supply terminal (VDD). A comparative study is presented for both Regular-VT devices (FDSOI-RVT and Bulk-LR) and Low-Vt devices (FDSOI-LVT and Bulk-LL). The study is performed under nominal and low power supply operating conditions, and the possibility of using the Body Biasing option offered by the FDSOI technology is also considered. Based on Monte-Carlo simulations, defect detectability ranges are quantified for each implementation and the impact of process variations on the achieved detectability ranges is commented.