TC degradation and root-cause analysis of SACVD BPSG film for robust IC fabrication

Jongwoo Park, Miji Lee, Hanbyul Kang, Donghwan Lee, Jungin Kim, S. Pae
{"title":"TC degradation and root-cause analysis of SACVD BPSG film for robust IC fabrication","authors":"Jongwoo Park, Miji Lee, Hanbyul Kang, Donghwan Lee, Jungin Kim, S. Pae","doi":"10.1109/IITC-MAM.2015.7325662","DOIUrl":null,"url":null,"abstract":"Enhanced etch rate in the phosphorus enriched area in PTEOS/BPSG stacked interlayer dielectric (ILD) during contact open process were shown to have tungsten notch and micro-crack nucleation at the interface. Subsequent CVD TiN and W deposition can lead to penetration into this micro-crack that can lead to delamination after temperature cycling (TC) stress test. The notch defect was a result of higher etch rate at the PTEOS/BPSG interface due to high phosphorous concentration and profile associated with intrinsic process parameters and SACVD equipment. With further process optimization and tight process control, such defect free and robust production has been archived. Detailed failure mechanism using TEM and TOF-SIMS analyses and critical process parameters will be discussed and then intrinsic attributes of the SACVD equipment will be presented.","PeriodicalId":6514,"journal":{"name":"2015 IEEE International Interconnect Technology Conference and 2015 IEEE Materials for Advanced Metallization Conference (IITC/MAM)","volume":"18 1","pages":"261-264"},"PeriodicalIF":0.0000,"publicationDate":"2015-05-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE International Interconnect Technology Conference and 2015 IEEE Materials for Advanced Metallization Conference (IITC/MAM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IITC-MAM.2015.7325662","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Enhanced etch rate in the phosphorus enriched area in PTEOS/BPSG stacked interlayer dielectric (ILD) during contact open process were shown to have tungsten notch and micro-crack nucleation at the interface. Subsequent CVD TiN and W deposition can lead to penetration into this micro-crack that can lead to delamination after temperature cycling (TC) stress test. The notch defect was a result of higher etch rate at the PTEOS/BPSG interface due to high phosphorous concentration and profile associated with intrinsic process parameters and SACVD equipment. With further process optimization and tight process control, such defect free and robust production has been archived. Detailed failure mechanism using TEM and TOF-SIMS analyses and critical process parameters will be discussed and then intrinsic attributes of the SACVD equipment will be presented.
稳健集成电路制造用SACVD BPSG薄膜的TC退化及根本原因分析
接触打开过程中PTEOS/BPSG层间介质(ILD)富磷区蚀刻速率增强,界面处出现钨缺口和微裂纹形核。随后的CVD TiN和W沉积会导致渗透到该微裂纹中,从而在温度循环(TC)应力测试后导致分层。缺口缺陷是由于PTEOS/BPSG界面的高磷浓度和与内在工艺参数和SACVD设备相关的轮廓导致较高的蚀刻速率造成的。通过进一步的工艺优化和严格的工艺控制,这种无缺陷和健壮的生产已经存档。利用TEM和TOF-SIMS分析和关键工艺参数讨论了详细的失效机制,然后介绍了SACVD设备的内在属性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信