Optimization of oxide spacer etch process for 0.35 um CMOS transistor

K.M. Lewis, C. Daigle, P. Allard, D. Tucker
{"title":"Optimization of oxide spacer etch process for 0.35 um CMOS transistor","authors":"K.M. Lewis, C. Daigle, P. Allard, D. Tucker","doi":"10.1109/ASMC.2002.1001597","DOIUrl":null,"url":null,"abstract":"Higher yield may be achieving through tighter control over transistor speed. At National, speed is measured by testing the critical parameter: saturation current (Idsat). A key variable controlling Idsat turned out to be the spacer etch. Across wafer etch uniformity was substantial enough to span over 60% of the Idsat spec range. This left little room for wafer-to-wafer or lot-to-lot variation. To improve the spacer etch, gas flows and power setting were optimizes through a series of designed experiments. Ultimately, across wafer spacer etch uniformity improved approximately 50%, which improved across wafer Idsat uniformity by approximately 33%.","PeriodicalId":64779,"journal":{"name":"半导体技术","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"半导体技术","FirstCategoryId":"1087","ListUrlMain":"https://doi.org/10.1109/ASMC.2002.1001597","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Higher yield may be achieving through tighter control over transistor speed. At National, speed is measured by testing the critical parameter: saturation current (Idsat). A key variable controlling Idsat turned out to be the spacer etch. Across wafer etch uniformity was substantial enough to span over 60% of the Idsat spec range. This left little room for wafer-to-wafer or lot-to-lot variation. To improve the spacer etch, gas flows and power setting were optimizes through a series of designed experiments. Ultimately, across wafer spacer etch uniformity improved approximately 50%, which improved across wafer Idsat uniformity by approximately 33%.
0.35 um CMOS晶体管氧化物间隔片蚀刻工艺优化
更高的产量可以通过更严格地控制晶体管的速度来实现。在国家,速度是通过测试关键参数:饱和电流(Idsat)来测量的。控制Idsat的一个关键变量原来是间隔蚀刻。整个晶圆蚀刻均匀性足以跨越Idsat规格范围的60%以上。这使得不同晶圆片之间或批次之间的变化空间很小。为了改善隔片蚀刻,通过一系列设计实验,优化了气体流动和功率设置。最终,晶圆间隔片的蚀刻均匀性提高了约50%,晶圆间隔片的均匀性提高了约33%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
8436
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信