Bed of Nails—100- $\mu$m-Pitch Wafer-Level Interconnections Process

S. Vempati, A. Tay, V. Kripesh, S. Yoon
{"title":"Bed of Nails—100- $\\mu$m-Pitch Wafer-Level Interconnections Process","authors":"S. Vempati, A. Tay, V. Kripesh, S. Yoon","doi":"10.1109/TEPM.2008.2004500","DOIUrl":null,"url":null,"abstract":"The rapid advances in integrated chip (IC) design and fabrication continue to challenge electronic packaging technology, in terms of fine pitch, high performance, low cost, and reliability. Demand for higher input/output (I/O) count per IC chip increases as the IC chip fabrication technology is continuously moving towards nano ICs with feature size less than 90 nm. As micro systems continue to move towards high speed and microminiaturization technologies, stringent electrical and mechanical properties are required. To meet the above requirements, chip-to-substrate interconnection technologies with less than 100-mum pitch are required. Currently, the coefficient of thermal expansion (CTE) mismatch between the Si chip and the substrate serves as the biggest bottleneck issue in conventional chip to substrate interconnections technology, which becomes even more critical as the pitch of the interconnects is reduces. Further, the assembly yield of such fine-pitch interconnections also serves as one of the biggest challenges. Bed-of-nails (BoN) interconnects show great potential in meeting some of these requirements for next-generation packaging. In the present study, BoN interconnects prepared by a novel process called copper column wafer-level packaging is presented. The BoN interconnect technology is being developed to meet fine pitch of 100 mum and high-density interconnections. These BoN interconnects are demonstrated by designing a test chip of 10times10mm2size with 3338 I/Os and fabricated using an optimized process. The board-level reliability tests performed under temperature cycling in the range of -40degC to 125degC show promising results.","PeriodicalId":55010,"journal":{"name":"IEEE Transactions on Electronics Packaging Manufacturing","volume":"18 1","pages":"333-340"},"PeriodicalIF":0.0000,"publicationDate":"2008-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Electronics Packaging Manufacturing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEPM.2008.2004500","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

The rapid advances in integrated chip (IC) design and fabrication continue to challenge electronic packaging technology, in terms of fine pitch, high performance, low cost, and reliability. Demand for higher input/output (I/O) count per IC chip increases as the IC chip fabrication technology is continuously moving towards nano ICs with feature size less than 90 nm. As micro systems continue to move towards high speed and microminiaturization technologies, stringent electrical and mechanical properties are required. To meet the above requirements, chip-to-substrate interconnection technologies with less than 100-mum pitch are required. Currently, the coefficient of thermal expansion (CTE) mismatch between the Si chip and the substrate serves as the biggest bottleneck issue in conventional chip to substrate interconnections technology, which becomes even more critical as the pitch of the interconnects is reduces. Further, the assembly yield of such fine-pitch interconnections also serves as one of the biggest challenges. Bed-of-nails (BoN) interconnects show great potential in meeting some of these requirements for next-generation packaging. In the present study, BoN interconnects prepared by a novel process called copper column wafer-level packaging is presented. The BoN interconnect technology is being developed to meet fine pitch of 100 mum and high-density interconnections. These BoN interconnects are demonstrated by designing a test chip of 10times10mm2size with 3338 I/Os and fabricated using an optimized process. The board-level reliability tests performed under temperature cycling in the range of -40degC to 125degC show promising results.
钉床- 100- μ - m-Pitch晶圆级互连工艺
集成芯片(IC)设计和制造的快速发展继续挑战电子封装技术,在细间距,高性能,低成本和可靠性方面。随着集成电路芯片制造技术不断向特征尺寸小于90纳米的纳米集成电路发展,对每个集成电路芯片更高输入/输出(I/O)计数的需求也在增加。随着微系统继续向高速和微小型化技术发展,对其电气和机械性能提出了严格的要求。为了满足上述要求,需要小于100毫微米间距的芯片-衬底互连技术。目前,硅片与衬底之间的热膨胀系数(CTE)失配是传统芯片与衬底互连技术的最大瓶颈问题,随着互连间距的减小,这一问题变得更加严重。此外,这种细间距互连的组装良率也是最大的挑战之一。钉床式(BoN)互连在满足下一代封装的一些要求方面显示出巨大的潜力。在本研究中,提出了一种称为铜柱晶圆级封装的新工艺制备BoN互连。为满足100微米的细间距和高密度互连,正在开发BoN互连技术。通过设计具有3338个I/ o的10倍10mm2尺寸的测试芯片,并使用优化的工艺制造了这些BoN互连。在-40°c至125°c的温度循环范围内进行的板级可靠性测试显示出有希望的结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信