Wafer level packaging and 3D interconnect for IC technology

R. Islam, C. Brubaker, P. Lindner, C. Schaefer
{"title":"Wafer level packaging and 3D interconnect for IC technology","authors":"R. Islam, C. Brubaker, P. Lindner, C. Schaefer","doi":"10.1109/ASMC.2002.1001606","DOIUrl":null,"url":null,"abstract":"The important factors for packaging technology are IC packaging costs, the impact of the package on circuit and system performance, and the reliability of the package. Wafer level packaging technology is a promising solution for future IC generations. This paper reviews the wafer level bumping process and its requirement for thick resist coating and full field aligned exposure. 3D interconnect technology is a viable solution for increasing electronic device functional density and reducing total packaging costs. The critical issue is the ability to align and bond with precision, one micron or less, two silicon wafers or a silicon wafer to another substrate. For CMOS devices, this technology can be applied to chip-scale packaging and also to advanced 3D interconnect processes. In this paper, we describe a new approach to wafer-to-wafer alignment using alignment targets at the bond interface, i.e. face to face wafer alignment (SmartVieW/sup TM/) that relies on precision alignment positioning systems to register and align wafers with one micron or better precision.","PeriodicalId":64779,"journal":{"name":"半导体技术","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"半导体技术","FirstCategoryId":"1087","ListUrlMain":"https://doi.org/10.1109/ASMC.2002.1001606","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

The important factors for packaging technology are IC packaging costs, the impact of the package on circuit and system performance, and the reliability of the package. Wafer level packaging technology is a promising solution for future IC generations. This paper reviews the wafer level bumping process and its requirement for thick resist coating and full field aligned exposure. 3D interconnect technology is a viable solution for increasing electronic device functional density and reducing total packaging costs. The critical issue is the ability to align and bond with precision, one micron or less, two silicon wafers or a silicon wafer to another substrate. For CMOS devices, this technology can be applied to chip-scale packaging and also to advanced 3D interconnect processes. In this paper, we describe a new approach to wafer-to-wafer alignment using alignment targets at the bond interface, i.e. face to face wafer alignment (SmartVieW/sup TM/) that relies on precision alignment positioning systems to register and align wafers with one micron or better precision.
集成电路技术的晶圆级封装和3D互连
封装技术的重要因素是IC封装成本、封装对电路和系统性能的影响以及封装的可靠性。晶圆级封装技术是未来几代集成电路的一个有前途的解决方案。本文综述了晶圆级碰撞工艺及其对厚抗蚀剂涂层和全场对准曝光的要求。3D互连技术是提高电子器件功能密度和降低总封装成本的可行解决方案。关键问题是能够精确地对齐和粘合,一微米或更小,两个硅晶圆或硅晶圆到另一个衬底。对于CMOS器件,该技术可以应用于芯片级封装,也可以应用于先进的3D互连工艺。在本文中,我们描述了一种使用键合界面上的对准目标进行晶圆对晶圆对准的新方法,即面对面的晶圆对准(SmartVieW/sup TM/),它依赖于精密对准定位系统以一微米或更高的精度来对准和对准晶圆。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
8436
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信