Multiscale Modeling of Self-Heating-Induced and Deformation-Accelerated Dielectric Traps Impacting Critical Path of Dielectric Breakdown in 5-nm Stacked Nanosheet FET

IF 2.9 2区 工程技术 Q2 ENGINEERING, ELECTRICAL & ELECTRONIC
Vivek Kumar;Deepak Kumar Sharma;Sudeb Dasgupta;Arnab Datta
{"title":"Multiscale Modeling of Self-Heating-Induced and Deformation-Accelerated Dielectric Traps Impacting Critical Path of Dielectric Breakdown in 5-nm Stacked Nanosheet FET","authors":"Vivek Kumar;Deepak Kumar Sharma;Sudeb Dasgupta;Arnab Datta","doi":"10.1109/TED.2025.3535680","DOIUrl":null,"url":null,"abstract":"A multiscale model that determines self-heating effect (SHE)-induced and mechanical deformation-accelerated trap generation and also assesses its impact on dielectric breakdown (BD) in hafnium-oxide (HfO2)/(interfacial)silicon dioxide (SiO2)-based gate-stack in a 5-nm stacked nanosheet field effect transistor (SNFET) has been developed here. Initially, T-CAD thermodynamic (TD) simulation was performed to estimate nonuniform SHE across SNFET under applied SHE bias, which was later supplemented by a multiphysics-based simulation as was executed to extract process (anneal) derived residual stresses from both silicon nanosheets and surrounded dielectric layers. Furthermore, simulated deformation profiles were provided as inputs to an ab initio simulation module, which calculated the spatial variations of defect [neutral oxygen vacancies (NOVs)] formation energies (FEs) either across HfO2 or (interfacial) SiO2 molecules. Updated FEs and local temperatures of dielectrics due to SHE in SNFET were then fed as inputs to a standard thermochemical trap generation model for profiling trap generation rates within the dielectric layers. Later, the critical path (CP) of dielectric BD was assessed by a shortest path search algorithm, which estimated the costs of all probable percolating paths through joining the trap generation sites between gate and nanosheet channels and then organized them as per their precedence for analyzing the critical BD path.","PeriodicalId":13092,"journal":{"name":"IEEE Transactions on Electron Devices","volume":"72 3","pages":"1293-1300"},"PeriodicalIF":2.9000,"publicationDate":"2025-02-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Electron Devices","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10872785/","RegionNum":2,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

A multiscale model that determines self-heating effect (SHE)-induced and mechanical deformation-accelerated trap generation and also assesses its impact on dielectric breakdown (BD) in hafnium-oxide (HfO2)/(interfacial)silicon dioxide (SiO2)-based gate-stack in a 5-nm stacked nanosheet field effect transistor (SNFET) has been developed here. Initially, T-CAD thermodynamic (TD) simulation was performed to estimate nonuniform SHE across SNFET under applied SHE bias, which was later supplemented by a multiphysics-based simulation as was executed to extract process (anneal) derived residual stresses from both silicon nanosheets and surrounded dielectric layers. Furthermore, simulated deformation profiles were provided as inputs to an ab initio simulation module, which calculated the spatial variations of defect [neutral oxygen vacancies (NOVs)] formation energies (FEs) either across HfO2 or (interfacial) SiO2 molecules. Updated FEs and local temperatures of dielectrics due to SHE in SNFET were then fed as inputs to a standard thermochemical trap generation model for profiling trap generation rates within the dielectric layers. Later, the critical path (CP) of dielectric BD was assessed by a shortest path search algorithm, which estimated the costs of all probable percolating paths through joining the trap generation sites between gate and nanosheet channels and then organized them as per their precedence for analyzing the critical BD path.
求助全文
约1分钟内获得全文 求助全文
来源期刊
IEEE Transactions on Electron Devices
IEEE Transactions on Electron Devices 工程技术-工程:电子与电气
CiteScore
5.80
自引率
16.10%
发文量
937
审稿时长
3.8 months
期刊介绍: IEEE Transactions on Electron Devices publishes original and significant contributions relating to the theory, modeling, design, performance and reliability of electron and ion integrated circuit devices and interconnects, involving insulators, metals, organic materials, micro-plasmas, semiconductors, quantum-effect structures, vacuum devices, and emerging materials with applications in bioelectronics, biomedical electronics, computation, communications, displays, microelectromechanics, imaging, micro-actuators, nanoelectronics, optoelectronics, photovoltaics, power ICs and micro-sensors. Tutorial and review papers on these subjects are also published and occasional special issues appear to present a collection of papers which treat particular areas in more depth and breadth.
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信