A 250-Mb/s On-Chip Capacitive Digital Isolator With Adaptive Frequency Control

IF 2.2 Q3 COMPUTER SCIENCE, HARDWARE & ARCHITECTURE
Dongfang Pan;Zhiyong Xiong;Qiming Lu;Fangting Miao;Litao Wu;Lin Cheng
{"title":"A 250-Mb/s On-Chip Capacitive Digital Isolator With Adaptive Frequency Control","authors":"Dongfang Pan;Zhiyong Xiong;Qiming Lu;Fangting Miao;Litao Wu;Lin Cheng","doi":"10.1109/LSSC.2024.3439534","DOIUrl":null,"url":null,"abstract":"In this letter, a fully integrated capacitive-coupled digital isolator is proposed. By utilizing the adaptive carrier frequency control (AFC) scheme, the power consumption at low data rate is significantly reduced while maintaining a maximum data rate of 250 Mb/s. The on-chip isolation capacitor provides 2.5-kVRMS isolation rating with compact silicon area. The transmitter (TX) and receiver (RX) are fabricated in a 180-nm CMOS technology. Measurement results show that the transmitter consumes 0.6 and 1.15 mA at 100 kb/s and 250 Mb/s, respectively.","PeriodicalId":13032,"journal":{"name":"IEEE Solid-State Circuits Letters","volume":null,"pages":null},"PeriodicalIF":2.2000,"publicationDate":"2024-08-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Solid-State Circuits Letters","FirstCategoryId":"1085","ListUrlMain":"https://ieeexplore.ieee.org/document/10623732/","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"COMPUTER SCIENCE, HARDWARE & ARCHITECTURE","Score":null,"Total":0}
引用次数: 0

Abstract

In this letter, a fully integrated capacitive-coupled digital isolator is proposed. By utilizing the adaptive carrier frequency control (AFC) scheme, the power consumption at low data rate is significantly reduced while maintaining a maximum data rate of 250 Mb/s. The on-chip isolation capacitor provides 2.5-kVRMS isolation rating with compact silicon area. The transmitter (TX) and receiver (RX) are fabricated in a 180-nm CMOS technology. Measurement results show that the transmitter consumes 0.6 and 1.15 mA at 100 kb/s and 250 Mb/s, respectively.
具有自适应频率控制功能的 250 Mb/s 片上电容式数字隔离器
本文提出了一种全集成电容耦合数字隔离器。通过利用自适应载波频率控制(AFC)方案,在保持 250 Mb/s 最高数据速率的同时,显著降低了低数据速率时的功耗。片上隔离电容器可提供 2.5 kVRMS 的隔离额定值,且硅片面积小。发送器(TX)和接收器(RX)采用 180 纳米 CMOS 技术制造。测量结果表明,发送器在 100 kb/s 和 250 Mb/s 时的功耗分别为 0.6 mA 和 1.15 mA。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
IEEE Solid-State Circuits Letters
IEEE Solid-State Circuits Letters Engineering-Electrical and Electronic Engineering
CiteScore
4.30
自引率
3.70%
发文量
52
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信