Dynamic Simulation of Write ‘1’ Operation in the Bi-stable 1-Transistor SRAM Cell

T. Dutta, F. Adamu-Lema, A. Asenov, Y. Widjaja, Valerii Nebesnyi
{"title":"Dynamic Simulation of Write ‘1’ Operation in the Bi-stable 1-Transistor SRAM Cell","authors":"T. Dutta, F. Adamu-Lema, A. Asenov, Y. Widjaja, Valerii Nebesnyi","doi":"10.23919/SISPAD49475.2020.9241653","DOIUrl":null,"url":null,"abstract":"For the first time, physical insights into the writing process in the bi-stable 1-transistor SRAM cells are provided using dynamic (time dependent) TCAD simulations. The simulations are based on 28 nm planar CMOS technology, and the setup is carefully calibrated against available experimental data. Based on the simulations, we were able to identify clearly the mechanisms involved in the write ‘1’ operation. The dependence of the writing process on drain and gate bias conditions was also investigated.","PeriodicalId":206964,"journal":{"name":"2020 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-09-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/SISPAD49475.2020.9241653","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

For the first time, physical insights into the writing process in the bi-stable 1-transistor SRAM cells are provided using dynamic (time dependent) TCAD simulations. The simulations are based on 28 nm planar CMOS technology, and the setup is carefully calibrated against available experimental data. Based on the simulations, we were able to identify clearly the mechanisms involved in the write ‘1’ operation. The dependence of the writing process on drain and gate bias conditions was also investigated.
双稳单晶体管SRAM单元中写“1”操作的动态仿真
通过动态(时间相关)TCAD模拟,首次对双稳态1晶体管SRAM单元的写入过程进行了物理洞察。模拟基于28纳米平面CMOS技术,并根据现有实验数据仔细校准了设置。基于模拟,我们能够清楚地识别写“1”操作所涉及的机制。还研究了写入过程对漏极和栅极偏置条件的依赖性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信