Samed Barnat, H. Frémont, A. Gracia, E. Cadalen, C. Bunel, F. Neuilly, J. Tenailleau
{"title":"Design for reliability: Thermo-mechanical analyses of stress in Through Silicon Via","authors":"Samed Barnat, H. Frémont, A. Gracia, E. Cadalen, C. Bunel, F. Neuilly, J. Tenailleau","doi":"10.1109/ESIME.2010.5464559","DOIUrl":null,"url":null,"abstract":"Increasing demand, regarding to advanced 3D packages and high performance applications, accelerates the development of 3D silicon integrated circuit, with the aim to miniaturize and reduce cost. The study of the reliability of the through silicon via and of most critical areas for the emergence of failure remains a major concern. This paper deals with the variation of stress and strain induced in a through silicon via. It exhibits different recommendations to improve the reliability through a screening of influential parameters. These studies are focused on a single Through Silicon Via (TSV). The stress and strain induced in a TSV depends on different materials and geometrical parameters. Simulation results of accumulated stress and plastic strain show that the interface between copper and silicon is an indicator for a potential failure such as delamination and die cracking. The stress in the TSV also depends on the variation of copper filling, the size of holes and the thickness of wafers. Increasing via diameter increases the stress in the TSV and the effect of thermal expansion mismatch between copper, silicon and silica.","PeriodicalId":152004,"journal":{"name":"2010 11th International Thermal, Mechanical & Multi-Physics Simulation, and Experiments in Microelectronics and Microsystems (EuroSimE)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-04-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 11th International Thermal, Mechanical & Multi-Physics Simulation, and Experiments in Microelectronics and Microsystems (EuroSimE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESIME.2010.5464559","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13
Abstract
Increasing demand, regarding to advanced 3D packages and high performance applications, accelerates the development of 3D silicon integrated circuit, with the aim to miniaturize and reduce cost. The study of the reliability of the through silicon via and of most critical areas for the emergence of failure remains a major concern. This paper deals with the variation of stress and strain induced in a through silicon via. It exhibits different recommendations to improve the reliability through a screening of influential parameters. These studies are focused on a single Through Silicon Via (TSV). The stress and strain induced in a TSV depends on different materials and geometrical parameters. Simulation results of accumulated stress and plastic strain show that the interface between copper and silicon is an indicator for a potential failure such as delamination and die cracking. The stress in the TSV also depends on the variation of copper filling, the size of holes and the thickness of wafers. Increasing via diameter increases the stress in the TSV and the effect of thermal expansion mismatch between copper, silicon and silica.