Modeling of in-plane distortions and overlay errors encountered during 3-D NAND flash device fabrication

O. O. Okudur, Mario Gonzalez, G. Van den bosch, M. Rosmeulen
{"title":"Modeling of in-plane distortions and overlay errors encountered during 3-D NAND flash device fabrication","authors":"O. O. Okudur, Mario Gonzalez, G. Van den bosch, M. Rosmeulen","doi":"10.1109/EuroSimE56861.2023.10100780","DOIUrl":null,"url":null,"abstract":"A typical 3-D NAND die is segmented into several regions including the scribe lines, peripheral circuit and memory arrays, which are subjected to different processing steps and material combinations, leading to significant variations in mechanical stresses. These give rise to intra-die stress gradients upon wafer clamping, causing significant overlay errors between subsequent processing steps. In this study, we demonstrate a multi-scale finite-element methodology to evaluate the in-plane distortions and expected overlay issues at critical processing steps of 3-D NAND device fabrication. The impacts of pattern densities at the device level and die level are investigated. Using the obtained results, major challenges to characterize overlay patterns are identified and potential solutions are proposed.","PeriodicalId":425592,"journal":{"name":"2023 24th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-04-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 24th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EuroSimE56861.2023.10100780","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A typical 3-D NAND die is segmented into several regions including the scribe lines, peripheral circuit and memory arrays, which are subjected to different processing steps and material combinations, leading to significant variations in mechanical stresses. These give rise to intra-die stress gradients upon wafer clamping, causing significant overlay errors between subsequent processing steps. In this study, we demonstrate a multi-scale finite-element methodology to evaluate the in-plane distortions and expected overlay issues at critical processing steps of 3-D NAND device fabrication. The impacts of pattern densities at the device level and die level are investigated. Using the obtained results, major challenges to characterize overlay patterns are identified and potential solutions are proposed.
三维NAND闪存器件制造过程中遇到的面内畸变和叠加误差建模
一个典型的3-D NAND芯片被分割成几个区域,包括划线线、外围电路和存储阵列,这些区域受到不同的加工步骤和材料组合的影响,导致机械应力的显著变化。这些会在晶圆夹紧时产生模内应力梯度,导致后续加工步骤之间显著的叠加误差。在本研究中,我们展示了一种多尺度有限元方法来评估三维NAND器件制造关键加工步骤中的平面内扭曲和预期覆盖问题。研究了图案密度在器件级和模具级的影响。利用获得的结果,识别了覆盖模式表征的主要挑战,并提出了可能的解决方案。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信