{"title":"Developments of FIWLP/WLCSP technology based on Enhanced Dielectric Material and optimized design options","authors":"J. Campos, Vitor Chatinho","doi":"10.1109/EPTC.2015.7412329","DOIUrl":null,"url":null,"abstract":"WLP has been a gradually adopted by the industry during the last years due to its unique characteristics regarding package size and height, package electrical and thermal characteristics and cost. As one of the earlier formats of this wafer level packaging technology, FIWLP is actually its main version with several WLCSP products in HVM since several years, and being adopted in more and more mobile devices. NANIUM, S.A, as a major WLP assembly and test services provider, has been gradually enlarging its WLP capabilities also for FIWLP / WLCSP products. With its recent introduction of an \"Enhanced Dielectric Material for improved reliability performance\" (ref. ECTC2014 [9]) for its FOWLP/eWLB technology and following qualification also for FIWLP/WLCSP, NANIUM demonstrated a superior package and board level performance on all its WLP technologies. This paper will describe the different developments that have been carried for FIWLP/WLCSP technology regarding BLR and cost reduction. Several examples of different test vehicles designed and tested to demonstrate such developments will be reviewed like comparisons between 3Mask and 4 Mask process; between 0.4mm and 0.35mm bump pitch, and other design/process/material variations. Finally this paper will also share an outline of actual and future developments and paths regarding simplification of its process flow; reduction of its BOM cost and improvement of its quality and yield.","PeriodicalId":418705,"journal":{"name":"2015 IEEE 17th Electronics Packaging and Technology Conference (EPTC)","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE 17th Electronics Packaging and Technology Conference (EPTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2015.7412329","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
WLP has been a gradually adopted by the industry during the last years due to its unique characteristics regarding package size and height, package electrical and thermal characteristics and cost. As one of the earlier formats of this wafer level packaging technology, FIWLP is actually its main version with several WLCSP products in HVM since several years, and being adopted in more and more mobile devices. NANIUM, S.A, as a major WLP assembly and test services provider, has been gradually enlarging its WLP capabilities also for FIWLP / WLCSP products. With its recent introduction of an "Enhanced Dielectric Material for improved reliability performance" (ref. ECTC2014 [9]) for its FOWLP/eWLB technology and following qualification also for FIWLP/WLCSP, NANIUM demonstrated a superior package and board level performance on all its WLP technologies. This paper will describe the different developments that have been carried for FIWLP/WLCSP technology regarding BLR and cost reduction. Several examples of different test vehicles designed and tested to demonstrate such developments will be reviewed like comparisons between 3Mask and 4 Mask process; between 0.4mm and 0.35mm bump pitch, and other design/process/material variations. Finally this paper will also share an outline of actual and future developments and paths regarding simplification of its process flow; reduction of its BOM cost and improvement of its quality and yield.