LL-ATPG: Logic-Locking Aware Test Using Valet Keys in an Untrusted Environment

M. S. Rahman, Henian Li, Rui Guo, Fahim Rahman, Farimah Farahmandi, M. Tehranipoor
{"title":"LL-ATPG: Logic-Locking Aware Test Using Valet Keys in an Untrusted Environment","authors":"M. S. Rahman, Henian Li, Rui Guo, Fahim Rahman, Farimah Farahmandi, M. Tehranipoor","doi":"10.1109/ITC50571.2021.00026","DOIUrl":null,"url":null,"abstract":"The ever-increasing cost and complexity of cutting-edge manufacturing and test processes have migrated the semiconductor industry towards a globalized business model. With many untrusted entities involved in the supply chain located across the globe, original intellectual property (IP) owners face threats such as IP theft/piracy, tampering, counterfeiting, reverse engineering, and overproduction. Logic locking has emerged as a promising solution to protect integrated circuits (ICs) against supply chain vulnerabilities. It inserts key gates to corrupt circuit functionality for incorrect key inputs. A logic-locked chip test can be performed either before or after chip activation (becoming unlocked) by loading the unlocking key into the on-chip tamperproof memory. However, both pre-activation and post-activation tests suffer from lower test coverage, higher test cost, and critical security vulnerabilities. To address the shortcomings, we propose LL-ATPG, a logic-locking aware test method that applies a set of valet (dummy) keys based on a target test coverage to perform manufacturing test in an untrusted environment. LL-ATPG achieves high test coverage and minimizes test time overhead when testing the logic-locked chip before activation without sharing the unlocking key. We perform security analysis of LL-ATPG and experimentally demonstrate that sharing the valet keys with the untrusted foundry does not create additional vulnerability for the underlying locking method.","PeriodicalId":147006,"journal":{"name":"2021 IEEE International Test Conference (ITC)","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Test Conference (ITC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITC50571.2021.00026","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

The ever-increasing cost and complexity of cutting-edge manufacturing and test processes have migrated the semiconductor industry towards a globalized business model. With many untrusted entities involved in the supply chain located across the globe, original intellectual property (IP) owners face threats such as IP theft/piracy, tampering, counterfeiting, reverse engineering, and overproduction. Logic locking has emerged as a promising solution to protect integrated circuits (ICs) against supply chain vulnerabilities. It inserts key gates to corrupt circuit functionality for incorrect key inputs. A logic-locked chip test can be performed either before or after chip activation (becoming unlocked) by loading the unlocking key into the on-chip tamperproof memory. However, both pre-activation and post-activation tests suffer from lower test coverage, higher test cost, and critical security vulnerabilities. To address the shortcomings, we propose LL-ATPG, a logic-locking aware test method that applies a set of valet (dummy) keys based on a target test coverage to perform manufacturing test in an untrusted environment. LL-ATPG achieves high test coverage and minimizes test time overhead when testing the logic-locked chip before activation without sharing the unlocking key. We perform security analysis of LL-ATPG and experimentally demonstrate that sharing the valet keys with the untrusted foundry does not create additional vulnerability for the underlying locking method.
在不可信环境中使用代客密钥进行逻辑锁定感知测试
不断增加的成本和尖端制造和测试过程的复杂性已经将半导体行业迁移到全球化的商业模式。由于全球供应链中涉及许多不受信任的实体,原始知识产权(IP)所有者面临诸如知识产权盗窃/盗版、篡改、假冒、逆向工程和生产过剩等威胁。逻辑锁定已成为一种有前途的解决方案,以保护集成电路(ic)免受供应链漏洞。它插入的关键门破坏电路功能,为不正确的关键输入。通过将解锁密钥加载到片上防篡改存储器中,可以在芯片激活(成为解锁)之前或之后执行逻辑锁定芯片测试。然而,激活前测试和激活后测试都存在较低的测试覆盖率、较高的测试成本和严重的安全漏洞。为了解决这些缺点,我们提出了LL-ATPG,这是一种逻辑锁定感知测试方法,它基于目标测试覆盖范围应用一组代客(虚拟)密钥,在不受信任的环境中执行制造测试。在激活前测试逻辑锁定芯片时,LL-ATPG实现了高测试覆盖率,最大限度地减少了测试时间开销,而无需共享解锁密钥。我们对LL-ATPG进行了安全分析,并通过实验证明,与不受信任的代工厂共享代客密钥不会为底层锁定方法带来额外的漏洞。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信