Wan Md Misuari Bin Wan Suleiman, Nageswararau Krishnan
{"title":"High voltage isolation silicon node wafer saw","authors":"Wan Md Misuari Bin Wan Suleiman, Nageswararau Krishnan","doi":"10.1109/IEMT.2016.7761939","DOIUrl":null,"url":null,"abstract":"Texas Instruments' high voltage isolation semiconductor devices enable safe transmission of data and power between high voltage and low voltage circuits in modern electrical systems. The silicon technology for isolation contains higher metallization content in the wafer saw street and therefore, requires the assembly dicing process window to be well characterized to enable robust manufacturing and quality. This paper provides an overview of mechanisms that induce top side and flipside silicon chipping, analyzes the impact of metal density in wafer saw street on chipping severity, and discusses the attributes in mechanical saw process that can be characterized to prevent chipping defects in high volume manufacturing.","PeriodicalId":237235,"journal":{"name":"2016 IEEE 37th International Electronics Manufacturing Technology (IEMT) & 18th Electronics Materials and Packaging (EMAP) Conference","volume":"188 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 37th International Electronics Manufacturing Technology (IEMT) & 18th Electronics Materials and Packaging (EMAP) Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2016.7761939","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
Texas Instruments' high voltage isolation semiconductor devices enable safe transmission of data and power between high voltage and low voltage circuits in modern electrical systems. The silicon technology for isolation contains higher metallization content in the wafer saw street and therefore, requires the assembly dicing process window to be well characterized to enable robust manufacturing and quality. This paper provides an overview of mechanisms that induce top side and flipside silicon chipping, analyzes the impact of metal density in wafer saw street on chipping severity, and discusses the attributes in mechanical saw process that can be characterized to prevent chipping defects in high volume manufacturing.