High voltage isolation silicon node wafer saw

Wan Md Misuari Bin Wan Suleiman, Nageswararau Krishnan
{"title":"High voltage isolation silicon node wafer saw","authors":"Wan Md Misuari Bin Wan Suleiman, Nageswararau Krishnan","doi":"10.1109/IEMT.2016.7761939","DOIUrl":null,"url":null,"abstract":"Texas Instruments' high voltage isolation semiconductor devices enable safe transmission of data and power between high voltage and low voltage circuits in modern electrical systems. The silicon technology for isolation contains higher metallization content in the wafer saw street and therefore, requires the assembly dicing process window to be well characterized to enable robust manufacturing and quality. This paper provides an overview of mechanisms that induce top side and flipside silicon chipping, analyzes the impact of metal density in wafer saw street on chipping severity, and discusses the attributes in mechanical saw process that can be characterized to prevent chipping defects in high volume manufacturing.","PeriodicalId":237235,"journal":{"name":"2016 IEEE 37th International Electronics Manufacturing Technology (IEMT) & 18th Electronics Materials and Packaging (EMAP) Conference","volume":"188 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 37th International Electronics Manufacturing Technology (IEMT) & 18th Electronics Materials and Packaging (EMAP) Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEMT.2016.7761939","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Texas Instruments' high voltage isolation semiconductor devices enable safe transmission of data and power between high voltage and low voltage circuits in modern electrical systems. The silicon technology for isolation contains higher metallization content in the wafer saw street and therefore, requires the assembly dicing process window to be well characterized to enable robust manufacturing and quality. This paper provides an overview of mechanisms that induce top side and flipside silicon chipping, analyzes the impact of metal density in wafer saw street on chipping severity, and discusses the attributes in mechanical saw process that can be characterized to prevent chipping defects in high volume manufacturing.
高压隔离硅节点片锯
德州仪器的高压隔离半导体器件能够在现代电气系统的高压和低压电路之间安全地传输数据和功率。用于隔离的硅技术在晶圆锯街中含有较高的金属化含量,因此,要求组装切割过程窗口具有良好的特征,以实现稳健的制造和质量。本文概述了导致硅片正面和反面起屑的机制,分析了晶圆锯路上金属密度对起屑严重程度的影响,并讨论了在大批量生产中可以表征的机械锯过程属性,以防止起屑缺陷。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信