Detection of Interconnect Open Faults with Unknown Values by Ramp Voltage Application

Y. Miura
{"title":"Detection of Interconnect Open Faults with Unknown Values by Ramp Voltage Application","authors":"Y. Miura","doi":"10.1109/ATS.2006.39","DOIUrl":null,"url":null,"abstract":"We have proposed a method for detecting interconnect open faults of CMOS combinational circuits by applying a ramp voltage to the power supply terminal. The method can assign a known logic value to a fault location automatically by applying a ramp voltage and as a result, it requires only one test vector to detect a fault as a delay fault or an erroneous logic value at primary outputs. In this paper, we show fault detectability and effectiveness of the proposed method by simulation-based and theoretical analysis. We also expose that the method can be applicable to every fault location in a circuit and open faults with unknown value. Finally, we show ATPG results that are suitable to the proposed method","PeriodicalId":242530,"journal":{"name":"2006 15th Asian Test Symposium","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-11-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 15th Asian Test Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.2006.39","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

We have proposed a method for detecting interconnect open faults of CMOS combinational circuits by applying a ramp voltage to the power supply terminal. The method can assign a known logic value to a fault location automatically by applying a ramp voltage and as a result, it requires only one test vector to detect a fault as a delay fault or an erroneous logic value at primary outputs. In this paper, we show fault detectability and effectiveness of the proposed method by simulation-based and theoretical analysis. We also expose that the method can be applicable to every fault location in a circuit and open faults with unknown value. Finally, we show ATPG results that are suitable to the proposed method
应用斜坡电压检测未知值的互连断路故障
我们提出了一种通过在电源端施加斜坡电压来检测CMOS组合电路互连断开故障的方法。该方法可以通过施加斜坡电压自动将已知的逻辑值分配给故障位置,因此,它只需要一个测试向量来检测故障作为延迟故障或主输出的错误逻辑值。通过仿真和理论分析,验证了该方法的故障可检测性和有效性。揭示了该方法可以适用于电路中的每一个故障位置和开路故障的未知值。最后,我们展示了适合该方法的ATPG结果
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信