Fei Li, S. Mudanai, Yang-yu Fan, Wei Zhao, L. Register, S. Banerjee
{"title":"A simulated annealing approach for automatic extraction of device and material parameters of MOS with SiO/sub 2//high-K gate stacks","authors":"Fei Li, S. Mudanai, Yang-yu Fan, Wei Zhao, L. Register, S. Banerjee","doi":"10.1109/UGIM.2003.1225729","DOIUrl":null,"url":null,"abstract":"A program with ability to extract device and material parameters of MOS capacitors with nanometer scale effective oxide thicknesses (EOTs) SiO/sub 2//high-K gate dielectrics from experimental gate capacitance (C-V) and gate leakage current (I-V) with high accuracy in a few minutes is demonstrated. Simulated annealing algorithm was used as the optimisation approach. The device parameters such as EOTs, surface substrate doping, flatband voltage and polysilicon doping (if applicable) can be extracted from C-V data, and potentially band offsets, dielectric constants and tunneling masses can be extracted from I-V data of single or multiplayer gate stacks.","PeriodicalId":356452,"journal":{"name":"Proceedings of the 15th Biennial University/Government/ Industry Microelectronics Symposium (Cat. No.03CH37488)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-09-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 15th Biennial University/Government/ Industry Microelectronics Symposium (Cat. No.03CH37488)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/UGIM.2003.1225729","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
A program with ability to extract device and material parameters of MOS capacitors with nanometer scale effective oxide thicknesses (EOTs) SiO/sub 2//high-K gate dielectrics from experimental gate capacitance (C-V) and gate leakage current (I-V) with high accuracy in a few minutes is demonstrated. Simulated annealing algorithm was used as the optimisation approach. The device parameters such as EOTs, surface substrate doping, flatband voltage and polysilicon doping (if applicable) can be extracted from C-V data, and potentially band offsets, dielectric constants and tunneling masses can be extracted from I-V data of single or multiplayer gate stacks.