R. Weerasekera, K. Chang, Songbai Zhang, G. Katti, Hong Yu Li, R. Dutta, J. R. Cubillo
{"title":"High bandwidth interconnect design opportunities in 2.5D Through-Silicon interposer (TSI)","authors":"R. Weerasekera, K. Chang, Songbai Zhang, G. Katti, Hong Yu Li, R. Dutta, J. R. Cubillo","doi":"10.1109/EPTC.2016.7861479","DOIUrl":null,"url":null,"abstract":"Silicon interposer technology enables the integration of multiple silicon dies on it providing fine pitch interconnects for die-to-die communication and Through-Silicon Vias (TSVs) for package/PCB level connections. Therefore, this technology has been identified as a viable solution for logic and memory types of applications where higher bandwidth in required. In the paper, we characterize thick (t=3μm; w/s=3μm/3μm) as well as thin (t=1μm; w/s=2μm/2μm) front side die-to-die Cu interconnects along with chip-to-substrate interconnects containing Through-Silicon Vias (TSVs) and estimate the data transfer capabilities of them. Evaluation of digital signal interconnect performance shows that the maximum bandwidth requirements expected by the latest memory technologies can be achieved by the silicon interposer technologies characterised in this paper.","PeriodicalId":136525,"journal":{"name":"2016 IEEE 18th Electronics Packaging Technology Conference (EPTC)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 18th Electronics Packaging Technology Conference (EPTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2016.7861479","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
Abstract
Silicon interposer technology enables the integration of multiple silicon dies on it providing fine pitch interconnects for die-to-die communication and Through-Silicon Vias (TSVs) for package/PCB level connections. Therefore, this technology has been identified as a viable solution for logic and memory types of applications where higher bandwidth in required. In the paper, we characterize thick (t=3μm; w/s=3μm/3μm) as well as thin (t=1μm; w/s=2μm/2μm) front side die-to-die Cu interconnects along with chip-to-substrate interconnects containing Through-Silicon Vias (TSVs) and estimate the data transfer capabilities of them. Evaluation of digital signal interconnect performance shows that the maximum bandwidth requirements expected by the latest memory technologies can be achieved by the silicon interposer technologies characterised in this paper.