Implementing Design-for-Test Within a Tile-Based Design Methodology - Challenges and Solutions

Venkat Yellapragada, S. Raman, Banadappa Shivaray, L. Romain, B. Nadeau-Dostie, Martin Keim, J. Cote, Albert S. F. Au, Giri Podichetty, Ashok Anbalan
{"title":"Implementing Design-for-Test Within a Tile-Based Design Methodology - Challenges and Solutions","authors":"Venkat Yellapragada, S. Raman, Banadappa Shivaray, L. Romain, B. Nadeau-Dostie, Martin Keim, J. Cote, Albert S. F. Au, Giri Podichetty, Ashok Anbalan","doi":"10.1109/ITC-ASIA.2018.00018","DOIUrl":null,"url":null,"abstract":"A tile based design methodology consists of developing design blocks that are inserted in design layouts by placing blocks next to each other, making a tile-to-tile connection by abutting corresponding physical signal lines at the border of the tile. Very large systems can be easily and rapidly developed by seamlessly integrating tile elements in the layout. Further, the ease of top-level integration underlines the advantages over a bottom-up approach. However, this tile-based approach is incompatible with traditional DFT tools, which were created to work in accordance with the bottom-up design methodology. This paper outlines some of the obstacles to overcome, to support a truly tile-based DFT methodology. We describe here a working solution for a large production design, underlining a successful implementation of a tile-based Memory Test methodology.","PeriodicalId":129553,"journal":{"name":"2018 IEEE International Test Conference in Asia (ITC-Asia)","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International Test Conference in Asia (ITC-Asia)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITC-ASIA.2018.00018","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

A tile based design methodology consists of developing design blocks that are inserted in design layouts by placing blocks next to each other, making a tile-to-tile connection by abutting corresponding physical signal lines at the border of the tile. Very large systems can be easily and rapidly developed by seamlessly integrating tile elements in the layout. Further, the ease of top-level integration underlines the advantages over a bottom-up approach. However, this tile-based approach is incompatible with traditional DFT tools, which were created to work in accordance with the bottom-up design methodology. This paper outlines some of the obstacles to overcome, to support a truly tile-based DFT methodology. We describe here a working solution for a large production design, underlining a successful implementation of a tile-based Memory Test methodology.
在基于tile的设计方法中实现面向测试的设计-挑战和解决方案
基于瓷砖的设计方法包括开发设计块,这些设计块通过将块相邻放置在设计布局中,通过在瓷砖的边界相邻相应的物理信号线来实现瓷砖到瓷砖的连接。通过在布局中无缝集成tile元素,可以轻松快速地开发非常大的系统。此外,顶层集成的便利性突出了自底向上方法的优势。然而,这种基于瓷砖的方法与传统的DFT工具不兼容,后者是根据自下而上的设计方法创建的。本文概述了一些需要克服的障碍,以支持真正基于瓷砖的DFT方法。我们在这里描述了一个大型产品设计的工作解决方案,强调了基于tile的Memory Test方法的成功实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信