Multi-port high bandwidth interconnect equivalent circuit model for 3.2 Gbps channel simulation

Hui Lee Teng, Yee Huan Yew
{"title":"Multi-port high bandwidth interconnect equivalent circuit model for 3.2 Gbps channel simulation","authors":"Hui Lee Teng, Yee Huan Yew","doi":"10.1109/EPTC.2016.7861558","DOIUrl":null,"url":null,"abstract":"S-parameter is commonly used for channel modeling and crosstalk modeling between channels in high speed digital design. However, for I/O buffer circuit designer, S-parameter models are not well received owing to all general frequency domain data is difficult to incorporate into a transient circuit simulation. S-parameter is a frequency domain data and is difficult to deal in a transient circuit simulation especially when S-parameter is broadband with multi-port as well as causality and passivity issues exist. Hence, Spice model or Spice-equivalent model is needed for transient circuit simulation. A lumped-elements Spice model only allows circuit designers to perform accurate simulation at lower data rate. In high speed design, lumped-elements Spice model does not provide sufficient bandwidth for accurate transient simulation analysis. Therefore, there is a need to create high bandwidth Spice model with sufficient bandwidth to support accurate channel transient circuit simulation. This paper discusses the creation of high channel count package equivalent circuit models for channel timing analysis in 3.2Gbps range. It highlights the challenges in developing the methodology to accurately deliver a high channel count and high bandwidth Spice-equivalent sub-circuit models which is compatible with Spice-based circuit simulator. The modeling methodology improves simulation run time and preserving passivity as well as the causality of the compact circuit model while maintaining the original S-parameter behavioral model. The proposed high bandwidth model offers dramatically faster simulation time without sacrificing accuracy. The resultant of this study will allow more aggressive and accurate signal integrity analysis.","PeriodicalId":136525,"journal":{"name":"2016 IEEE 18th Electronics Packaging Technology Conference (EPTC)","volume":"SE-13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 18th Electronics Packaging Technology Conference (EPTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2016.7861558","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

S-parameter is commonly used for channel modeling and crosstalk modeling between channels in high speed digital design. However, for I/O buffer circuit designer, S-parameter models are not well received owing to all general frequency domain data is difficult to incorporate into a transient circuit simulation. S-parameter is a frequency domain data and is difficult to deal in a transient circuit simulation especially when S-parameter is broadband with multi-port as well as causality and passivity issues exist. Hence, Spice model or Spice-equivalent model is needed for transient circuit simulation. A lumped-elements Spice model only allows circuit designers to perform accurate simulation at lower data rate. In high speed design, lumped-elements Spice model does not provide sufficient bandwidth for accurate transient simulation analysis. Therefore, there is a need to create high bandwidth Spice model with sufficient bandwidth to support accurate channel transient circuit simulation. This paper discusses the creation of high channel count package equivalent circuit models for channel timing analysis in 3.2Gbps range. It highlights the challenges in developing the methodology to accurately deliver a high channel count and high bandwidth Spice-equivalent sub-circuit models which is compatible with Spice-based circuit simulator. The modeling methodology improves simulation run time and preserving passivity as well as the causality of the compact circuit model while maintaining the original S-parameter behavioral model. The proposed high bandwidth model offers dramatically faster simulation time without sacrificing accuracy. The resultant of this study will allow more aggressive and accurate signal integrity analysis.
多端口高带宽互连等效电路模型,用于3.2 Gbps信道仿真
在高速数字设计中,常用s参数进行通道建模和通道间串扰建模。然而,对于I/O缓冲电路设计者来说,s参数模型并不受欢迎,因为所有通用频域数据很难纳入瞬态电路仿真。s参数是一个频域数据,在暂态电路仿真中处理起来比较困难,特别是当s参数是宽带多端口时,存在因果性和无源性问题。因此,暂态电路仿真需要Spice模型或Spice等效模型。集总元素Spice模型只允许电路设计人员在较低的数据速率下进行精确的仿真。在高速设计中,集总元Spice模型不能为精确的瞬态仿真分析提供足够的带宽。因此,需要创建具有足够带宽的高带宽Spice模型,以支持精确的信道瞬态电路仿真。本文讨论了在3.2Gbps范围内进行信道时序分析的高信道数封装等效电路模型的建立。它强调了开发方法的挑战,以准确地提供与基于spice的电路模拟器兼容的高信道数和高带宽spice等效子电路模型。该建模方法改善了仿真运行时间,在保持原始s参数行为模型的同时,保留了紧凑电路模型的无源性和因果关系。提出的高带宽模型在不牺牲精度的情况下提供了显着更快的仿真时间。这项研究的结果将允许更积极和准确的信号完整性分析。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信