Uniformity And Reliability Of 1.5 nm Direct Tunneling Gate Oxide MOSFETs

Momose, Nakamura, Ohguro, Katsumata, Iwai
{"title":"Uniformity And Reliability Of 1.5 nm Direct Tunneling Gate Oxide MOSFETs","authors":"Momose, Nakamura, Ohguro, Katsumata, Iwai","doi":"10.1109/VLSIT.1997.623672","DOIUrl":null,"url":null,"abstract":"INTRODUCTION Direct tunneling gate oxide MOSFETs are expected to be a good possibility not only to achieve extremely high speed digital circuit operation [l] , but also to realize RF high performance for analog applications [2]. However, there are a few concerns for the use of such ultra-thin gate oxide. One is the controllability of gate oxide film thickness in terms of gate leakage current, threshold voltage, gate breakdown, etc. Another is the reliability of the oxides in terms of time-dependent breakdown and hotcarrier injection. The third is dopant penetration from gate electrode to the substrate. This paper reports for the first time experimental results respecting the film thickness control, reliahlity, and dopant penetration of the ultra-thin gate oxide. The results suggest unexpectedly good nature of such ultra-thin gate oxide films. SAMPLE FABRICATION Figure 1 shows the fabrication process flow of ultrathin gate oxide MOSFETs. The 1.5 nm gate oxide film was produced by rapid thermal oxidation (RTO). The heat flow of the RTO is shown in Fig. 2. Figure 3 shows TEM aoss section of the ultra-thin gate oxide. N+polysilicon gate doped by phosphorus was used A low sheet resistance of 1.4 m / s q was achieved for the sourceidrain extension by solid phase diffusion of phosphorus from the PSG sidewall. The CO salicide technique was also applied to 1.5 nm gate oxide MOSFETs. The resulting sheet resistance of the silicide layers is about 4 Wsq. RESULTS AND DISCUSSIONS Figure 4shows the distributions of gateleakage current (a), gate breakdown voltage (b), and threshold voltage (c) in a 6-inch wafer. The definition of the leakage current and breakdown voltage is shown in Fig. 4-(d). Despite no special care being taken to control film thickness at RTO, excellent uniformity in the distributions was confirmed. In fact, sigmas of the leakage current, breakdown voltage and Vth are 6.9, 2.5 and 1.7 %, respectively. The leakage current is very sensitive to the oxide thickness and the sigma value of 6.9 % in the leakage current of the capacitor corresponds to the oxide film thickness variation within only 0.025 nm at 3 sigma, as shown in Fig. 4-(a). This value is much better than expected. h e to the excellent gate thickness uniformity, the variations of the breakdown voltage and threshold voltage are very smal l in a wder. It should be noted that there is no A or B mode failure for the breakdown and that the threshold voltages of all the transistors are within normal range. Figure 5 shows TEM observation of the oxide film during an early stage of the RTO. Even at the veq bepnning of the oxidation at 2 seconds, good uniformity of the film was observed. Figure 6 shows the TDDB characteristics of the ultrathin gate oxide hlOSFETs in comparison with thicker gate oxide MOSFETs at 3.0 and 5.0 nm. Constant stress voltage was applied for 100 seconds and the voltage was increased with step by step as shown in Fig. 6-(a). Oxide breakdown was judged to occur when the Id-Vd curve shows leakage component as shown in the middle of Fig. 6-(b). The results shows 60 7% increase of the breakdown field compared with the 5 nm case. Ths confirms very good reliability of the ultra-thin gate oxide for breakdown. Reliability €or substrate hot-hole injection was investigated for 1.5 nm and 6.0 nm gate oxide XlOSFETs. Figure7 shows theresults. hfuch smaller thresholdvoltage shift and better subthreshold slope after the hot-carrier injection were observed in the case of 1.5 nm oxide. Thus, ultra-thin gate oxide is also very reliable in terms of TDDB and hot-carrier injection. Figure 8 shows SILK3 profiles of the gate dopant penetrations. In the case of ppol y gate, boron penetration was observed with the gate oxide thickness of at least 2.1 nm (Fig. &(a)). Thus, nitridation of the oxide would be required. To the contrary, in the case of n+poly gate, phosphorus penetration does not occur at all even with the oxide thickness of 1.5 nm (Fig. 8-(b)). These are the results of RTX at l,ooO°C for 20 seconds. Furthermore, the phosphorus penetration was not observed even at 1050°C RTA for 20 seconds (Fig. 8-(c)). In the case of furnace anneal, the phosphorus penetration does not occiu at 850°C for 30 minutes (Fig. 8-(c)). Thus, the directtunneling gate oxide can be implemented into future advanced LSI process, in terms of dopant penetration, as long as n+poly gate is used. CONCLUSIONS The uniformity, reliability and dopant penetration of 1.5 nm direct-tunneling gate oxide MOSFETs were investigated. The variation of oxide thickness in a wafer measured by gate leakage current was extraordinarily small less than 0.025nm at 3 sigma. The breakdown and threshold voltages are quite dorm. The TDDB of 1.5 nm gate oxide was found to be 60 % higher than that of 5nm gate oxide.There1iabilityfor the substrate hot-carrier injection was also improved. The dopant penetration was not observed in the n+poly gate case with RTA at 1,050\"C for 20 seconds and furnace anneal at 850°C for 30minutes. These results suggestagoodmanufacturability for the 1.5 nm direct-tunneling oxide MOSFETs. REFERENCES [l] H. S. Momose et al., in IEDM Tech. Dig., p.593, 1994. [2] H. S. h4omose et al., in IEDM Tech. Dig., p. 105, 1996.","PeriodicalId":414778,"journal":{"name":"1997 Symposium on VLSI Technology","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-06-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1997 Symposium on VLSI Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.1997.623672","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

INTRODUCTION Direct tunneling gate oxide MOSFETs are expected to be a good possibility not only to achieve extremely high speed digital circuit operation [l] , but also to realize RF high performance for analog applications [2]. However, there are a few concerns for the use of such ultra-thin gate oxide. One is the controllability of gate oxide film thickness in terms of gate leakage current, threshold voltage, gate breakdown, etc. Another is the reliability of the oxides in terms of time-dependent breakdown and hotcarrier injection. The third is dopant penetration from gate electrode to the substrate. This paper reports for the first time experimental results respecting the film thickness control, reliahlity, and dopant penetration of the ultra-thin gate oxide. The results suggest unexpectedly good nature of such ultra-thin gate oxide films. SAMPLE FABRICATION Figure 1 shows the fabrication process flow of ultrathin gate oxide MOSFETs. The 1.5 nm gate oxide film was produced by rapid thermal oxidation (RTO). The heat flow of the RTO is shown in Fig. 2. Figure 3 shows TEM aoss section of the ultra-thin gate oxide. N+polysilicon gate doped by phosphorus was used A low sheet resistance of 1.4 m / s q was achieved for the sourceidrain extension by solid phase diffusion of phosphorus from the PSG sidewall. The CO salicide technique was also applied to 1.5 nm gate oxide MOSFETs. The resulting sheet resistance of the silicide layers is about 4 Wsq. RESULTS AND DISCUSSIONS Figure 4shows the distributions of gateleakage current (a), gate breakdown voltage (b), and threshold voltage (c) in a 6-inch wafer. The definition of the leakage current and breakdown voltage is shown in Fig. 4-(d). Despite no special care being taken to control film thickness at RTO, excellent uniformity in the distributions was confirmed. In fact, sigmas of the leakage current, breakdown voltage and Vth are 6.9, 2.5 and 1.7 %, respectively. The leakage current is very sensitive to the oxide thickness and the sigma value of 6.9 % in the leakage current of the capacitor corresponds to the oxide film thickness variation within only 0.025 nm at 3 sigma, as shown in Fig. 4-(a). This value is much better than expected. h e to the excellent gate thickness uniformity, the variations of the breakdown voltage and threshold voltage are very smal l in a wder. It should be noted that there is no A or B mode failure for the breakdown and that the threshold voltages of all the transistors are within normal range. Figure 5 shows TEM observation of the oxide film during an early stage of the RTO. Even at the veq bepnning of the oxidation at 2 seconds, good uniformity of the film was observed. Figure 6 shows the TDDB characteristics of the ultrathin gate oxide hlOSFETs in comparison with thicker gate oxide MOSFETs at 3.0 and 5.0 nm. Constant stress voltage was applied for 100 seconds and the voltage was increased with step by step as shown in Fig. 6-(a). Oxide breakdown was judged to occur when the Id-Vd curve shows leakage component as shown in the middle of Fig. 6-(b). The results shows 60 7% increase of the breakdown field compared with the 5 nm case. Ths confirms very good reliability of the ultra-thin gate oxide for breakdown. Reliability €or substrate hot-hole injection was investigated for 1.5 nm and 6.0 nm gate oxide XlOSFETs. Figure7 shows theresults. hfuch smaller thresholdvoltage shift and better subthreshold slope after the hot-carrier injection were observed in the case of 1.5 nm oxide. Thus, ultra-thin gate oxide is also very reliable in terms of TDDB and hot-carrier injection. Figure 8 shows SILK3 profiles of the gate dopant penetrations. In the case of ppol y gate, boron penetration was observed with the gate oxide thickness of at least 2.1 nm (Fig. &(a)). Thus, nitridation of the oxide would be required. To the contrary, in the case of n+poly gate, phosphorus penetration does not occur at all even with the oxide thickness of 1.5 nm (Fig. 8-(b)). These are the results of RTX at l,ooO°C for 20 seconds. Furthermore, the phosphorus penetration was not observed even at 1050°C RTA for 20 seconds (Fig. 8-(c)). In the case of furnace anneal, the phosphorus penetration does not occiu at 850°C for 30 minutes (Fig. 8-(c)). Thus, the directtunneling gate oxide can be implemented into future advanced LSI process, in terms of dopant penetration, as long as n+poly gate is used. CONCLUSIONS The uniformity, reliability and dopant penetration of 1.5 nm direct-tunneling gate oxide MOSFETs were investigated. The variation of oxide thickness in a wafer measured by gate leakage current was extraordinarily small less than 0.025nm at 3 sigma. The breakdown and threshold voltages are quite dorm. The TDDB of 1.5 nm gate oxide was found to be 60 % higher than that of 5nm gate oxide.There1iabilityfor the substrate hot-carrier injection was also improved. The dopant penetration was not observed in the n+poly gate case with RTA at 1,050"C for 20 seconds and furnace anneal at 850°C for 30minutes. These results suggestagoodmanufacturability for the 1.5 nm direct-tunneling oxide MOSFETs. REFERENCES [l] H. S. Momose et al., in IEDM Tech. Dig., p.593, 1994. [2] H. S. h4omose et al., in IEDM Tech. Dig., p. 105, 1996.
1.5 nm直接隧道栅氧化mosfet的均匀性与可靠性
直接隧道栅氧化mosfet不仅有望实现极高速的数字电路工作[1],而且有望实现模拟应用的射频高性能[1]。然而,使用这种超薄栅极氧化物存在一些问题。一是栅极氧化膜厚度在栅极漏电流、阈值电压、栅极击穿等方面的可控性。另一个是氧化物在随时间变化的击穿和热载流子注入方面的可靠性。第三是掺杂剂从栅电极到衬底的渗透。本文首次报道了超薄栅极氧化物薄膜厚度控制、可靠性和掺杂渗透的实验结果。结果表明,这种超薄栅氧化膜具有意想不到的良好性质。图1显示了超薄栅氧化mosfet的制造工艺流程。采用快速热氧化(RTO)法制备了1.5 nm栅极氧化膜。RTO的热流如图2所示。图3为超薄栅极氧化物的透射电镜横截面。采用磷掺杂的N+多晶硅栅极,通过磷在PSG侧壁的固相扩散扩展源雨,获得了1.4 m / s q的低片阻。在1.5 nm栅极氧化mosfet上也应用了CO盐化技术。由此产生的硅化物层的薄片电阻约为4 Wsq。图4显示了6英寸晶圆中的栅极漏电流(a)、栅极击穿电压(b)和阈值电压(c)的分布。漏电流和击穿电压的定义如图4-(d)所示。尽管在RTO时没有特别注意控制薄膜厚度,但证实了分布的良好均匀性。实际上,泄漏电流、击穿电压和Vth的σ值分别为6.9%、2.5%和1.7%。泄漏电流对氧化物厚度非常敏感,电容泄漏电流的σ值为6.9%,对应于3 σ时氧化膜厚度仅在0.025 nm内的变化,如图4-(a)所示。这个值比预期的要好得多。由于极好的栅极厚度均匀性,击穿电压和阈值电压在粉末中变化很小。需要注意的是,击穿时没有出现A或B模式故障,所有晶体管的阈值电压都在正常范围内。图5显示了RTO早期氧化膜的透射电镜观察。即使在氧化开始的第2秒,膜的均匀性也很好。图6显示了超薄栅氧化mosfet与较厚栅氧化mosfet在3.0和5.0 nm处的TDDB特性。施加恒应力电压100秒,电压逐步升高,如图6-(a)所示。当Id-Vd曲线出现如图6-(b)中间的泄漏分量时,判断氧化物击穿发生。结果表明,与5nm情况相比,击穿场增大了67%。这证实了超薄栅极氧化物具有良好的击穿可靠性。研究了1.5 nm和6.0 nm栅极氧化物xlosfet衬底热孔注入的可靠性。图7显示了结果。在1.5 nm的氧化物中,热载流子注入后的阈值电压位移更小,亚阈值斜率更好。因此,超薄栅极氧化物在TDDB和热载子注入方面也非常可靠。图8显示了栅极掺杂剂渗透的SILK3曲线。在poly栅极的情况下,观察到硼渗透,栅极氧化物厚度至少为2.1 nm(图&(a))。因此,需要对氧化物进行氮化处理。相反,在n+多栅极的情况下,即使氧化物厚度为1.5 nm,磷也根本不发生渗透(图8-(b))。这些是RTX在1000°C下20秒的结果。此外,即使在1050°C RTA下持续20秒,也没有观察到磷的穿透(图8-(C))。在炉内退火的情况下,在850°C下30分钟,磷渗透不会发生(图8-(C))。因此,只要使用n+多栅极,就可以在掺杂渗透方面实现直接隧穿栅极氧化物。结论考察了1.5 nm直接隧道栅氧化mosfet的均匀性、可靠性和掺杂剂穿透性。栅极漏电流测量的晶圆中氧化物厚度的变化非常小,在3 σ处小于0.025nm。击穿电压和阈值电压相当稳定。发现1.5 nm栅极氧化物的TDDB比5nm栅极氧化物高60%。同时也提高了衬底热载子注入的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信