A technique for estimating the difficulty of a formal verification problem

Indradeep Ghosh, M. Prasad
{"title":"A technique for estimating the difficulty of a formal verification problem","authors":"Indradeep Ghosh, M. Prasad","doi":"10.1109/ISQED.2006.17","DOIUrl":null,"url":null,"abstract":"In this paper a technique is proposed to estimate the level of difficulty of formally verifying an RTL circuit. The technique is based on extensive experimental data generated from a wide range of industrial and academic benchmarks. Statistical as well as intuitive inferences have been drawn from the data to obtain an algorithm that can classify the level of difficulty of formally verifying a property on a particular circuit into five broad categories. The difficulty of verifying the whole circuit is a weighted average of the difficulty of verifying its individual properties. The level of coverage generated by the properties gives us a confidence level on the accuracy of the metric","PeriodicalId":138839,"journal":{"name":"7th International Symposium on Quality Electronic Design (ISQED'06)","volume":"189 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-03-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"7th International Symposium on Quality Electronic Design (ISQED'06)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2006.17","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In this paper a technique is proposed to estimate the level of difficulty of formally verifying an RTL circuit. The technique is based on extensive experimental data generated from a wide range of industrial and academic benchmarks. Statistical as well as intuitive inferences have been drawn from the data to obtain an algorithm that can classify the level of difficulty of formally verifying a property on a particular circuit into five broad categories. The difficulty of verifying the whole circuit is a weighted average of the difficulty of verifying its individual properties. The level of coverage generated by the properties gives us a confidence level on the accuracy of the metric
一种估计形式化验证问题难度的技术
本文提出了一种估计RTL电路形式化验证难度的方法。该技术基于广泛的工业和学术基准产生的大量实验数据。从数据中得出了统计和直观的推断,以获得一种算法,该算法可以将正式验证特定电路属性的难度分为五大类。验证整个电路的难度是验证其各个特性的难度的加权平均值。由属性生成的覆盖级别为我们提供了度量精度的置信度
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信