Study on dynamic modeling and reliability analysis of wafer thinning process for TSV wafer

F. Che, W. Lee, Xiaowu Zhang
{"title":"Study on dynamic modeling and reliability analysis of wafer thinning process for TSV wafer","authors":"F. Che, W. Lee, Xiaowu Zhang","doi":"10.1109/EPTC.2013.6745823","DOIUrl":null,"url":null,"abstract":"Through-silicon-via (TSV) technology permits devices to be placed and wired in the third dimension. Currently, there is a strong motivation for the semiconductor industry to move to 3D integration using the TSV approach due to many advantages of TSV application. However, there are also some challenges for TSV processes. One of the challenges is TSV wafer thinning process. In this paper, a dynamic finite element modeling methodology was established and used to investigate the TSV process induced wafer stress. It was found that wafer surface roughness, TSV wafer thickness, bonding/debonding material, TSV feature size have impact on TSV wafer stress under the TSV wafer thinning process.","PeriodicalId":210691,"journal":{"name":"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)","volume":"50 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 15th Electronics Packaging Technology Conference (EPTC 2013)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2013.6745823","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Through-silicon-via (TSV) technology permits devices to be placed and wired in the third dimension. Currently, there is a strong motivation for the semiconductor industry to move to 3D integration using the TSV approach due to many advantages of TSV application. However, there are also some challenges for TSV processes. One of the challenges is TSV wafer thinning process. In this paper, a dynamic finite element modeling methodology was established and used to investigate the TSV process induced wafer stress. It was found that wafer surface roughness, TSV wafer thickness, bonding/debonding material, TSV feature size have impact on TSV wafer stress under the TSV wafer thinning process.
TSV晶圆减薄过程动态建模及可靠性分析研究
硅通孔(TSV)技术允许设备在三维空间中放置和布线。目前,由于TSV应用的许多优点,半导体行业有很强的动力转向使用TSV方法进行3D集成。然而,TSV工艺也存在一些挑战。其中一个挑战是TSV晶圆变薄工艺。本文建立了一种动态有限元建模方法,用于研究TSV工艺引起的晶圆应力。发现在TSV晶圆减薄过程中,晶圆表面粗糙度、TSV晶圆厚度、键合/脱键材料、TSV特征尺寸对TSV晶圆应力有影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信