3D Design‐for‐Test Architecture

E. Marinissen, M. Konijnenburg, J. Verbree, Chun-Chuan Chi, Sergej Deutsch, C. Papameletis, Tobias Burgherr, K. Shibin, B. Keller, V. Chickermane, S. Goel
{"title":"3D Design‐for‐Test Architecture","authors":"E. Marinissen, M. Konijnenburg, J. Verbree, Chun-Chuan Chi, Sergej Deutsch, C. Papameletis, Tobias Burgherr, K. Shibin, B. Keller, V. Chickermane, S. Goel","doi":"10.1002/9783527697052.CH12","DOIUrl":null,"url":null,"abstract":"IMEC and Cadence have jointly developed a 3D design‐for‐test (DfT) architecture that serves both 2.5D and 3D stacked integrated circuits (SICs). The architecture originally targeted stacks of monolithic, non‐hierarchical, logic‐only dies. A 3D‐DfT demonstrator circuit was designed, manufactured, and tested as part of an IMEC 3D chip stack nicknamed “Vesuvius‐3D.” Over time, our architecture has been extended to include (i) multi‐tower stacks, hierarchical system on chips (SoCs) containing (ii) test data compression and (iii) embedded cores, (iv) allow for at‐speed interconnect testing, and (v) cover memory‐on‐logic stacks.","PeriodicalId":323630,"journal":{"name":"Handbook of 3D Integration","volume":"73 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-02-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Handbook of 3D Integration","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1002/9783527697052.CH12","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

IMEC and Cadence have jointly developed a 3D design‐for‐test (DfT) architecture that serves both 2.5D and 3D stacked integrated circuits (SICs). The architecture originally targeted stacks of monolithic, non‐hierarchical, logic‐only dies. A 3D‐DfT demonstrator circuit was designed, manufactured, and tested as part of an IMEC 3D chip stack nicknamed “Vesuvius‐3D.” Over time, our architecture has been extended to include (i) multi‐tower stacks, hierarchical system on chips (SoCs) containing (ii) test data compression and (iii) embedded cores, (iv) allow for at‐speed interconnect testing, and (v) cover memory‐on‐logic stacks.
3D设计-用于-测试架构
IMEC和Cadence联合开发了一种适用于2.5D和3D堆叠集成电路(sic)的3D设计测试(DfT)架构。该架构最初针对的是单片、非分层、纯逻辑的芯片堆栈。3D - DfT演示电路被设计、制造和测试,作为IMEC 3D芯片堆栈的一部分,绰号为“Vesuvius - 3D”。随着时间的推移,我们的架构已经扩展到包括(i)多塔堆栈,包含(ii)测试数据压缩和(iii)嵌入式内核的分层系统芯片(soc), (iv)允许高速互连测试,以及(v)覆盖内存-逻辑堆栈。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信