High-level BIST synthesis for delay testing

Xiaowei Li, P. Cheung
{"title":"High-level BIST synthesis for delay testing","authors":"Xiaowei Li, P. Cheung","doi":"10.1109/DFTVS.1998.732181","DOIUrl":null,"url":null,"abstract":"As delay testing using an external tester requires expensive test equipment, BIST is an alternative technique that can significantly reduce the test cost. A prime concern in using BIST is the area overhead due to the modifications of normal registers to be test registers. This paper presents a BIST TPG scheme for the detection of delay faults. This scheme produces single-input change test-pair sequence which guarantees the detection of all testable path delay faults. In order to implement the proposed BIST scheme effectively, this paper exploits high-level synthesis process, and presents a data path allocation approach, which results in a minimum area BIST solution. The proposed BIST scheme and the register assignment approach were applied to academic benchmarks.","PeriodicalId":245879,"journal":{"name":"Proceedings 1998 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems (Cat. No.98EX223)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-11-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings 1998 IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems (Cat. No.98EX223)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFTVS.1998.732181","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

As delay testing using an external tester requires expensive test equipment, BIST is an alternative technique that can significantly reduce the test cost. A prime concern in using BIST is the area overhead due to the modifications of normal registers to be test registers. This paper presents a BIST TPG scheme for the detection of delay faults. This scheme produces single-input change test-pair sequence which guarantees the detection of all testable path delay faults. In order to implement the proposed BIST scheme effectively, this paper exploits high-level synthesis process, and presents a data path allocation approach, which results in a minimum area BIST solution. The proposed BIST scheme and the register assignment approach were applied to academic benchmarks.
用于延迟测试的高水平BIST综合
由于使用外部测试仪进行延迟测试需要昂贵的测试设备,因此BIST是一种可以显著降低测试成本的替代技术。使用BIST的主要关注点是由于将普通寄存器修改为测试寄存器而产生的面积开销。提出了一种用于延迟故障检测的BIST - TPG方案。该方案产生单输入变化测试对序列,保证了所有可测试路径延迟故障的检测。为了有效地实现所提出的BIST方案,本文利用高级综合过程,提出了一种数据路径分配方法,从而得到最小面积的BIST方案。将提出的BIST方案和寄存器分配方法应用于学术基准测试。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信