Future trends in flash memories

S. Grossman
{"title":"Future trends in flash memories","authors":"S. Grossman","doi":"10.1109/MTDT.1996.782468","DOIUrl":null,"url":null,"abstract":"In recent years, flash memories have become the fastest growing segment of semiconductor memories. According to various analysts, the flash memory market is expected to grow at CAGR of 20%, compared to CAGR of 15% for DRAM and 10% for SRAM during 1996-1998. Some of the key applications driving this growth in flash memories are telecommunications devices, cellular telephones, modems, networking equipment, PC BIOS, disk drives, and set-top boxes. Emerging applications like digital cameras, DTAD, PDAs are also using flash memories for data storage. Further, flash is also finding its place in various new microcontrollers for leading edge embedded applications. Fueled by high volume applications such as cellular telephones, the flash market has grown to about $1.8B in 1995 from $900M in 1994 and is projected to grow to about $2.3B in 1996. Flash memory has indeed carved out a position alongside DRAM and SRAM as a key driver of memory technology. Flash memory began as a modification of the EEPROM with the realization that by erasing the entire EEPROM array at once, a lot of circuitry, including the control transistor in every cell, could be eliminated. Increased demand for flash memory has sparked the advent of numerous new cell structures, design architecture, and manufacturing processes. At present, projects using a hot electron injection based programming/Fowler-Nordheim tunnel based erase, and NOR architecture dominate the marketplace. Other architectures, such as NAND and DiNOR have also emerged. A clear trend toward single supply voltage is emerging, with some vendors offering devices which can work with both dual voltage and single voltage during write/erase operation. With the burgeoning demand for low voltage operation for applications in mobile computing and communications, low voltage and low power flash devices are inevitable. These types of devices will employ low power tunneling mechanisms for both write and erase operation. Thinner tunneling dielectrics, in conjunction with on-chip voltage pumps would be employed to lower the supply voltage requirements. For applications requiring random access, such as code/data storage for cellular phones or PC BIOS, the NOR architecture will continue to dominate. However, for mass storage application where serial access in important, the NANSD architecture will also be a contender. For low density embedded applications, where process simplification may be a higher priority over the cell size, two transistor EEPROM based flash devices will continue to be used. Memory density is primarily driven by mass storage applications. At present 16M flash devices are available, and 64M devices are around the corner. So far, flash memories have lagged one generation behind DRAM in terms of device density. However, with flash memories approaching DRAM like densities, an interesting debate has emerged-will Flash displace DRAM? In fact, ioa7-4852/96$5.00","PeriodicalId":228146,"journal":{"name":"IEEE International Workshop on Memory Technology, Design and Testing,","volume":"97 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1996-08-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Workshop on Memory Technology, Design and Testing,","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MTDT.1996.782468","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In recent years, flash memories have become the fastest growing segment of semiconductor memories. According to various analysts, the flash memory market is expected to grow at CAGR of 20%, compared to CAGR of 15% for DRAM and 10% for SRAM during 1996-1998. Some of the key applications driving this growth in flash memories are telecommunications devices, cellular telephones, modems, networking equipment, PC BIOS, disk drives, and set-top boxes. Emerging applications like digital cameras, DTAD, PDAs are also using flash memories for data storage. Further, flash is also finding its place in various new microcontrollers for leading edge embedded applications. Fueled by high volume applications such as cellular telephones, the flash market has grown to about $1.8B in 1995 from $900M in 1994 and is projected to grow to about $2.3B in 1996. Flash memory has indeed carved out a position alongside DRAM and SRAM as a key driver of memory technology. Flash memory began as a modification of the EEPROM with the realization that by erasing the entire EEPROM array at once, a lot of circuitry, including the control transistor in every cell, could be eliminated. Increased demand for flash memory has sparked the advent of numerous new cell structures, design architecture, and manufacturing processes. At present, projects using a hot electron injection based programming/Fowler-Nordheim tunnel based erase, and NOR architecture dominate the marketplace. Other architectures, such as NAND and DiNOR have also emerged. A clear trend toward single supply voltage is emerging, with some vendors offering devices which can work with both dual voltage and single voltage during write/erase operation. With the burgeoning demand for low voltage operation for applications in mobile computing and communications, low voltage and low power flash devices are inevitable. These types of devices will employ low power tunneling mechanisms for both write and erase operation. Thinner tunneling dielectrics, in conjunction with on-chip voltage pumps would be employed to lower the supply voltage requirements. For applications requiring random access, such as code/data storage for cellular phones or PC BIOS, the NOR architecture will continue to dominate. However, for mass storage application where serial access in important, the NANSD architecture will also be a contender. For low density embedded applications, where process simplification may be a higher priority over the cell size, two transistor EEPROM based flash devices will continue to be used. Memory density is primarily driven by mass storage applications. At present 16M flash devices are available, and 64M devices are around the corner. So far, flash memories have lagged one generation behind DRAM in terms of device density. However, with flash memories approaching DRAM like densities, an interesting debate has emerged-will Flash displace DRAM? In fact, ioa7-4852/96$5.00
闪存的未来趋势
近年来,闪存已成为半导体存储器中增长最快的部分。根据各种分析,闪存市场预计将以20%的复合年增长率增长,而1996-1998年期间,DRAM的复合年增长率为15%,SRAM的复合年增长率为10%。推动闪存增长的一些关键应用是电信设备、蜂窝电话、调制解调器、网络设备、PC BIOS、磁盘驱动器和机顶盒。像数码相机、数码相机、pda等新兴应用也在使用闪存来存储数据。此外,flash也在各种前沿嵌入式应用的新微控制器中找到了自己的位置。在移动电话等大量应用的推动下,闪存市场已从1994年的9亿美元增长到1995年的18亿美元,预计到1996年将增长到23亿美元左右。闪存确实已经与DRAM和SRAM一起成为内存技术的关键驱动因素。闪存最初是对EEPROM的一种改进,通过一次擦除整个EEPROM阵列,可以消除许多电路,包括每个单元中的控制晶体管。对快闪记忆体的需求增加,引发了许多新的单元结构、设计架构和制造工艺的出现。目前,基于热电子注入编程/基于Fowler-Nordheim隧道的擦除和NOR架构的项目主导了市场。其他架构,如NAND和DiNOR也出现了。单电源电压的明显趋势正在出现,一些供应商提供的设备可以在写/擦除操作中同时工作于双电压和单电压。随着移动计算和通信应用对低电压运行的需求不断增长,低电压、低功率的闪存器件是不可避免的。这些类型的器件将采用低功率隧道机制进行写入和擦除操作。更薄的隧道电介质,结合片上电压泵将被用来降低供电电压要求。对于需要随机访问的应用程序,如蜂窝电话或PC BIOS的代码/数据存储,NOR架构将继续占据主导地位。然而,对于串行访问很重要的大容量存储应用,nsd架构也将是一个竞争者。对于低密度嵌入式应用,工艺简化可能比单元尺寸更重要,基于两个晶体管EEPROM的闪存器件将继续使用。内存密度主要是由海量存储应用驱动的。目前已有16M闪存器件,64M闪存器件即将问世。到目前为止,闪存在设备密度方面比DRAM落后一代。然而,随着闪存的密度接近DRAM,一个有趣的争论出现了——闪存会取代DRAM吗?事实上,ioa7-4852/96$5.00
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信