Process Control Technique to Dramatically Reduce Voids in Phosphorus-Doped Poly-Silicon for Trench Field-Plate MOSFETs

Saya Shimomura, Hiroaki Kato, T. Shiraishi, Tetsuya Ohno, Toshifumi Nishiguchi, K. Miyashita, Kenya Kobayashi
{"title":"Process Control Technique to Dramatically Reduce Voids in Phosphorus-Doped Poly-Silicon for Trench Field-Plate MOSFETs","authors":"Saya Shimomura, Hiroaki Kato, T. Shiraishi, Tetsuya Ohno, Toshifumi Nishiguchi, K. Miyashita, Kenya Kobayashi","doi":"10.23919/eMDC/ISSM48219.2019.9052086","DOIUrl":null,"url":null,"abstract":"Silicon power MOSFETs have been used for a wide variety of electronic devices in many application fields. In order to obtain high breakdown voltage and low on-resistance, trench field-plate (FP) MOSFETs have been continuously developed in recent years. It is necessary to design deep trench and thick field-plate oxide for higher breakdown voltage FP-MOSFETs [1]–[6]. In state-of-the-art FP-MOSFETs, as shown in Fig. 1, high cell density design has been developed for the purpose of getting low on-resistance. Fundamentally, it needs to shrink cell pitch, which consists of trench width and mesa width. Forming vertical trench is one method to realize narrow cell pitch. Voids are, however, generated in source field-plate polysilicon or gate poly-silicon in general [7]. If voids are gathered widely at the bottom of the source field-plate polysilicon (Fig. 1(a)), the effect of field-plate such as high breakdown voltage and good device characteristics cannot be obtained properly. Furthermore, if voids are formed at the bottom edge of the gate poly-silicon (Fig. 1(b)), effective gate bottom edge is underlapped with p-base. Thus, it is difficult to form the channel inversion layer at gate oxide interface. As a result, the on-resistance becomes increased. Therefore, suppressing void generation is one of the most significant process controls for trench FP-MOSFETs.","PeriodicalId":398770,"journal":{"name":"2019 Joint International Symposium on e-Manufacturing & Design Collaboration(eMDC) & Semiconductor Manufacturing (ISSM)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 Joint International Symposium on e-Manufacturing & Design Collaboration(eMDC) & Semiconductor Manufacturing (ISSM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/eMDC/ISSM48219.2019.9052086","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Silicon power MOSFETs have been used for a wide variety of electronic devices in many application fields. In order to obtain high breakdown voltage and low on-resistance, trench field-plate (FP) MOSFETs have been continuously developed in recent years. It is necessary to design deep trench and thick field-plate oxide for higher breakdown voltage FP-MOSFETs [1]–[6]. In state-of-the-art FP-MOSFETs, as shown in Fig. 1, high cell density design has been developed for the purpose of getting low on-resistance. Fundamentally, it needs to shrink cell pitch, which consists of trench width and mesa width. Forming vertical trench is one method to realize narrow cell pitch. Voids are, however, generated in source field-plate polysilicon or gate poly-silicon in general [7]. If voids are gathered widely at the bottom of the source field-plate polysilicon (Fig. 1(a)), the effect of field-plate such as high breakdown voltage and good device characteristics cannot be obtained properly. Furthermore, if voids are formed at the bottom edge of the gate poly-silicon (Fig. 1(b)), effective gate bottom edge is underlapped with p-base. Thus, it is difficult to form the channel inversion layer at gate oxide interface. As a result, the on-resistance becomes increased. Therefore, suppressing void generation is one of the most significant process controls for trench FP-MOSFETs.
大幅减少沟场极板mosfet中掺磷多晶硅空隙的工艺控制技术
硅功率mosfet已广泛应用于各种电子器件的许多应用领域。为了获得高击穿电压和低导通电阻,沟槽场极板(FP) mosfet近年来得到了不断的发展。高击穿电压的fp - mosfet需要设计深沟槽和厚场极板氧化物[1]-[6]。在最先进的fp - mosfet中,如图1所示,为了获得低导通电阻,已经开发了高单元密度设计。从根本上说,它需要缩小单元间距,它由沟槽宽度和台面宽度组成。形成垂直沟槽是实现窄单元间距的一种方法。然而,通常在源场极板多晶硅或栅多晶硅中会产生空洞[7]。如果源场板多晶硅底部有大量空隙聚集(图1(a)),就不能很好地获得场板的击穿电压高、器件特性好等效果。此外,如果在栅极多晶硅的底边形成空洞(图1(b)),则有效栅极底边与p基重叠。因此,在栅氧化界面处很难形成沟道反转层。因此,导通电阻增大。因此,抑制空泡的产生是沟槽fp - mosfet最重要的工艺控制之一。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信