Impact of Simultaneous Switching Noise on the Static behavior of Digital CMOS Circuits

F. Azaïs, Laurent Larguier, M. Renovell
{"title":"Impact of Simultaneous Switching Noise on the Static behavior of Digital CMOS Circuits","authors":"F. Azaïs, Laurent Larguier, M. Renovell","doi":"10.1109/ATS.2007.73","DOIUrl":null,"url":null,"abstract":"This paper analyzes the logic errors in digital circuits due to the presence of simultaneous switching noise (SSN). It is demonstrated that 2 conditions must be fulfilled in order to guarantee the correct logic behaviour of a digital circuits. The first condition called 'minimum switch condition' is proved to be fulfilled whatever the amount of SSN in the power and ground lines. The second condition called 'signal coherence condition' is proved to be fulfilled within power coherent logic blocks. However the interface between non-coherent logic blocks may originate logic dysfunction. DFT and ATPG recommendations are derived from this analysis.","PeriodicalId":289969,"journal":{"name":"16th Asian Test Symposium (ATS 2007)","volume":"214 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"16th Asian Test Symposium (ATS 2007)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ATS.2007.73","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

This paper analyzes the logic errors in digital circuits due to the presence of simultaneous switching noise (SSN). It is demonstrated that 2 conditions must be fulfilled in order to guarantee the correct logic behaviour of a digital circuits. The first condition called 'minimum switch condition' is proved to be fulfilled whatever the amount of SSN in the power and ground lines. The second condition called 'signal coherence condition' is proved to be fulfilled within power coherent logic blocks. However the interface between non-coherent logic blocks may originate logic dysfunction. DFT and ATPG recommendations are derived from this analysis.
同时开关噪声对数字CMOS电路静态性能的影响
分析了数字电路中由于同时开关噪声(SSN)的存在而产生的逻辑误差。为了保证数字电路的正确逻辑行为,必须满足两个条件。被称为“最小开关条件”的第一个条件被证明是满足的,无论在电源线和地线中SSN的数量如何。第二个条件称为“信号相干条件”,被证明是在功率相干逻辑块内满足的。然而,非相干逻辑块之间的接口可能导致逻辑功能障碍。DFT和ATPG推荐值来源于此分析。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信