R. Schnabel, D. Dobuzinski, F. Wang, D. Perng, J. Gambiono, H. Palm
{"title":"Dry etch challenges of 0.25 /spl mu/m dual damascene structures","authors":"R. Schnabel, D. Dobuzinski, F. Wang, D. Perng, J. Gambiono, H. Palm","doi":"10.1109/mam.1997.621074","DOIUrl":null,"url":null,"abstract":"Interconnects for integrated circuits are generally formed by reactive ion etching (RIE) of the metal stack. However, this process is susceptible to shorts between neighboring lines due to either incomplete etching of the stack or electrically conducting etch by products. As a result, there has been much recent interest in using damascene processes (where chemical-mechanical polishing (CMP) is used to form the metal lines) to fabricate interconnects at dimensions of 0.25 /spl mu/m and less. The damascene process has a number of benefits; the lines are defined by oxide RIE, which is considerably simpler than RIE of a multilayer metal stack. The metal CMP process provides a nearly planar surface, eliminating the need for good gap fill by the interlevel dielectrics. Finally, the metal fill of the interconnects and vias can be combined into one step (i.e. dual damascene), resulting in reduced cost.","PeriodicalId":302609,"journal":{"name":"European Workshop Materials for Advanced Metallization,","volume":"103 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"European Workshop Materials for Advanced Metallization,","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/mam.1997.621074","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Interconnects for integrated circuits are generally formed by reactive ion etching (RIE) of the metal stack. However, this process is susceptible to shorts between neighboring lines due to either incomplete etching of the stack or electrically conducting etch by products. As a result, there has been much recent interest in using damascene processes (where chemical-mechanical polishing (CMP) is used to form the metal lines) to fabricate interconnects at dimensions of 0.25 /spl mu/m and less. The damascene process has a number of benefits; the lines are defined by oxide RIE, which is considerably simpler than RIE of a multilayer metal stack. The metal CMP process provides a nearly planar surface, eliminating the need for good gap fill by the interlevel dielectrics. Finally, the metal fill of the interconnects and vias can be combined into one step (i.e. dual damascene), resulting in reduced cost.