Dry etch challenges of 0.25 /spl mu/m dual damascene structures

R. Schnabel, D. Dobuzinski, F. Wang, D. Perng, J. Gambiono, H. Palm
{"title":"Dry etch challenges of 0.25 /spl mu/m dual damascene structures","authors":"R. Schnabel, D. Dobuzinski, F. Wang, D. Perng, J. Gambiono, H. Palm","doi":"10.1109/mam.1997.621074","DOIUrl":null,"url":null,"abstract":"Interconnects for integrated circuits are generally formed by reactive ion etching (RIE) of the metal stack. However, this process is susceptible to shorts between neighboring lines due to either incomplete etching of the stack or electrically conducting etch by products. As a result, there has been much recent interest in using damascene processes (where chemical-mechanical polishing (CMP) is used to form the metal lines) to fabricate interconnects at dimensions of 0.25 /spl mu/m and less. The damascene process has a number of benefits; the lines are defined by oxide RIE, which is considerably simpler than RIE of a multilayer metal stack. The metal CMP process provides a nearly planar surface, eliminating the need for good gap fill by the interlevel dielectrics. Finally, the metal fill of the interconnects and vias can be combined into one step (i.e. dual damascene), resulting in reduced cost.","PeriodicalId":302609,"journal":{"name":"European Workshop Materials for Advanced Metallization,","volume":"103 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"European Workshop Materials for Advanced Metallization,","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/mam.1997.621074","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Interconnects for integrated circuits are generally formed by reactive ion etching (RIE) of the metal stack. However, this process is susceptible to shorts between neighboring lines due to either incomplete etching of the stack or electrically conducting etch by products. As a result, there has been much recent interest in using damascene processes (where chemical-mechanical polishing (CMP) is used to form the metal lines) to fabricate interconnects at dimensions of 0.25 /spl mu/m and less. The damascene process has a number of benefits; the lines are defined by oxide RIE, which is considerably simpler than RIE of a multilayer metal stack. The metal CMP process provides a nearly planar surface, eliminating the need for good gap fill by the interlevel dielectrics. Finally, the metal fill of the interconnects and vias can be combined into one step (i.e. dual damascene), resulting in reduced cost.
干蚀刻挑战0.25 /spl亩/米双大马士革结构
集成电路的互连通常是通过金属堆的反应离子蚀刻(RIE)形成的。然而,由于堆叠的不完全蚀刻或导电蚀刻副产品,该工艺容易在相邻线之间产生短路。因此,最近有很多人对使用大马士革工艺(化学机械抛光(CMP)用于形成金属线)制造尺寸为0.25 /spl μ m或更小的互连感兴趣。大马士革进程有很多好处;这些线是由氧化物RIE定义的,这比多层金属堆的RIE简单得多。金属CMP工艺提供了一个接近平面的表面,消除了对层间电介质良好填充间隙的需要。最后,互连和通孔的金属填充可以合并为一步(即双大马士革),从而降低了成本。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信