An ECG-on-Chip for Wearable Cardiac Monitoring Devices

Deepu John, Xiaoyuan Xu, X. Zou, L. Yao, Y. Lian
{"title":"An ECG-on-Chip for Wearable Cardiac Monitoring Devices","authors":"Deepu John, Xiaoyuan Xu, X. Zou, L. Yao, Y. Lian","doi":"10.1109/DELTA.2010.43","DOIUrl":null,"url":null,"abstract":"This paper describes a highly integrated, low power chip solution for ECG signal processing in wearable devices. The chip contains an instrumentation amplifier with programmable gain, a band-pass filter, a 12-bit SAR ADC, a novel QRS detector, 8K on-chip SRAM, and relevant control circuitry and CPU interfaces. The analog front end circuits accurately senses and digitizes the raw ECG signal, which is then filtered to extract the QRS. The sampling frequency used is 256 Hz. ECG samples are buffered locally on an asynchronous FIFO and is read out using a faster clock, as and when it is required by the host CPU via an SPI interface. The chip was designed and implemented in 0.35µm standard CMOS process. The analog core operates at 1V while the digital circuits and SRAM operate at 3.3V. The chip total core area is 5.74 mm2 and consumes 9.6µW. Small size and low power consumption make this design suitable for usage in wearable heart monitoring devices.","PeriodicalId":421336,"journal":{"name":"2010 Fifth IEEE International Symposium on Electronic Design, Test & Applications","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-01-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"42","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 Fifth IEEE International Symposium on Electronic Design, Test & Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DELTA.2010.43","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 42

Abstract

This paper describes a highly integrated, low power chip solution for ECG signal processing in wearable devices. The chip contains an instrumentation amplifier with programmable gain, a band-pass filter, a 12-bit SAR ADC, a novel QRS detector, 8K on-chip SRAM, and relevant control circuitry and CPU interfaces. The analog front end circuits accurately senses and digitizes the raw ECG signal, which is then filtered to extract the QRS. The sampling frequency used is 256 Hz. ECG samples are buffered locally on an asynchronous FIFO and is read out using a faster clock, as and when it is required by the host CPU via an SPI interface. The chip was designed and implemented in 0.35µm standard CMOS process. The analog core operates at 1V while the digital circuits and SRAM operate at 3.3V. The chip total core area is 5.74 mm2 and consumes 9.6µW. Small size and low power consumption make this design suitable for usage in wearable heart monitoring devices.
用于可穿戴心脏监测设备的片上心电图
本文介绍了一种用于可穿戴设备中心电信号处理的高集成、低功耗芯片解决方案。该芯片包含一个具有可编程增益的仪表放大器、一个带通滤波器、一个12位SAR ADC、一个新型QRS检测器、8K片上SRAM以及相关的控制电路和CPU接口。模拟前端电路对原始心电信号进行准确感知和数字化,然后对原始心电信号进行滤波提取QRS。采样频率为256hz。ECG样本在异步FIFO上进行本地缓冲,并使用更快的时钟读出,当主机CPU通过SPI接口需要时。该芯片采用0.35µm标准CMOS工艺设计和实现。模拟核心工作在1V,而数字电路和SRAM工作在3.3V。芯片总核心面积为5.74 mm2,功耗为9.6µW。体积小,功耗低,适合用于可穿戴式心脏监测设备。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信